

#### **FEATURES AND BENEFITS**

- · AEC-Q100 qualified
- Supply voltage 4.5 to 55 V
- 2.0 A maximum output over operating temperature range
- Integrated high-side and low-side MOSFETs:  $200 \text{ m}\Omega/150 \text{ m}\Omega_{TVP}$
- · True average output current control
- Internal control loop compensation
- Integrated 5 V, 14 mA LDO regulator for peripheral circuits
- Dimming via PWM pin or EN pin down to 0.1% at 200 Hz
- Analog dimming (ADIM pin) for brightness calibration and thermal foldback
- Low-power shutdown (1 μA typical)
- Cycle-by-cycle current limit
- Active low fault flag output
- LED open fault mask setting for low  $V_{IN}$  operation
- Undervoltage lockout (UVLO) and thermal shutdown protection
- Switching frequency dithering for improved EMC
- Robust protection against:
  - ☐ Adjacent pin-to-pin short
  - □ Pin-to-ground short
  - □ Component open/short faults

#### PACKAGE:

16-Pin eTSSOP (suffix LP)



Not to scale

### **DESCRIPTION**

The ALT80800 is a synchronous buck switching regulator that provides constant-current output to drive high-power LEDs. It integrates both high-side and low-side N-channel DMOS switches for DC-to-DC step-down conversion. A true average current is output using a cycle-by-cycle, controlled on-time method.

Output current is user-selectable by an external current sense resistor. Output voltage is automatically adjusted to drive various numbers of LEDs in a single string. This ensures the optimal system efficiency.

LED dimming is accomplished by a direct logic input pulsewidth modulation (PWM) signal at the PWM pin while EN is enabled. Alternatively, applying a PWM signal at the EN pin while PWM pin is high can enable "chopped battery" PWM dimming for legacy control modules.

Furthermore, an Analog Dimming input (ADIM pin) can be used, for example, to calibrate the LED current or implement thermal foldback in conjunction with external NTC thermistor.

The ALT80800 is provided in a 16-pin TSSOP (suffix LP), with exposed pad for enhanced thermal dissipation.

#### APPLICATIONS:

Automotive lighting

- Daytime running lights
- Front and rear fog lights
- Turn/stop lights
- Map light
- Dimmable interior lights



Figure 1: ALT80800 Typical Application Circuit

# Automotive-Grade, Constant-Current 2.0 A PWM Dimmable Synchronous Buck LED Driver

#### **SELECTION GUIDE**

| Part Number    | Package                               | Packing                      |
|----------------|---------------------------------------|------------------------------|
| ALT80800KLPATR | 16-pin TSSOP with exposed thermal pad | 4000 pieces per 13-inch reel |

### **SPECIFICATIONS**

#### **ABSOLUTE MAXIMUM RATINGS**

| Characteristic                                        | Symbol                               | Notes             | Rating                         | Unit |
|-------------------------------------------------------|--------------------------------------|-------------------|--------------------------------|------|
| Supply Voltage                                        | V <sub>IN</sub> , V <sub>VCCIN</sub> |                   | -0.3 to 60                     | V    |
| Bootstrap Drive Voltage                               | V <sub>BOOT</sub>                    |                   | -0.3 to V <sub>IN</sub> +8     | V    |
| Switching Voltage                                     | V                                    | Continuous        | -0.3 to V <sub>IN</sub> +0.3   | V    |
| Switching Voltage                                     | V <sub>SW</sub>                      | Pulsed, t < 50 ns | -1 to V <sub>IN</sub> +3       | V    |
| EN Voltage                                            | V <sub>EN</sub>                      |                   | 0.2 to 1/ 1.0.2                | V    |
| Current Sense Voltages                                | V <sub>CSH</sub> , V <sub>CSL</sub>  |                   | $-0.3 \text{ to V}_{IN} + 0.3$ | V    |
| Linear Regulator Terminal                             | V <sub>CC</sub>                      |                   |                                | V    |
| DIM pin, TON pin V <sub>ADIM</sub> , V <sub>TON</sub> |                                      |                   | -0.3 to 7                      | V    |
| FDSET Voltages                                        | V <sub>FDSET</sub>                   |                   | -0.3 to 7                      | V    |
| FFn and PWM Voltages                                  | V <sub>FFn</sub> , V <sub>PWM</sub>  |                   |                                | V    |
| Maximum Junction Temperature                          | T <sub>J</sub> (max)                 |                   | 150                            | °C   |
| Storage Temperature                                   | T <sub>stg</sub>                     |                   | -55 to 150                     | °C   |

### THERMAL CHARACTERISTICS\*: May require derating at maximum conditions; see application section for optimization

| Characteristic                                   | Symbol           | Test Conditions*                       | Value | Unit |
|--------------------------------------------------|------------------|----------------------------------------|-------|------|
| Package Thermal Resistance (Junction to Ambient) | $R_{\theta JA}$  | On 4-layer PCB based on JEDEC standard | 34    | °C/W |
| Package Thermal Resistance (Junction to Pad)     | R <sub>θJP</sub> |                                        | 2     | °C/W |

<sup>\*</sup>Additional thermal information available on the Allegro  $^{\mathsf{TM}}$  website.

### **Table of Contents**

| Features and Benefits Description Applications Package Typical Application Circuit Selection Guide Specifications Absolute Maximum Ratings Thermal Characteristics | 1<br>1<br>1<br>1<br>2<br>2<br>2 | Pinout Diagrams and Terminal List Tables Functional Block Diagrams Electrical Characteristics Functional Description Application Circuit Diagrams | 3<br>4<br>5<br>7<br>19 |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--|
| Thermal Characteristics                                                                                                                                            | 2                               |                                                                                                                                                   |                        |  |



### PINOUT DIAGRAM AND TERMINAL LIST TABLE

### TSSOP-16 (LP) Pinout Diagram



### **Terminal List Table**

| Number | Name  | Function                                                                                                                                                                                                                             |
|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2   | PGND  | Power ground terminal.                                                                                                                                                                                                               |
| 3      | VIN   | Supply input voltage for power stage.                                                                                                                                                                                                |
| 4      | EN    | Enable pin for internal LDO regulator and whole IC. EN pin can also be used as PWM dimming when keeping PWM pin High.                                                                                                                |
| 5      | PWM   | Logic input for PWM dimming: when PWM = LOW, LED is off; if PWM = High and at the same time EN is enabled, LED is ON.                                                                                                                |
| 6      | FDSET | FDSET pin to set the LED Open fault mask threshold. Connect to a voltage divider formed between VIN and PGND. When V <sub>IN</sub> is low, resulting in FDSET below the internal reference, LED Open Fault detection will be masked. |
| 7      | ADIM  | Analog dimming control voltage input. If not used for analog dimming, tie ADIM to 5 V or VCC; if used for analog dimming, keep ADIM less than 2.5 V.                                                                                 |
| 8      | TON   | Regulator on-time setting resistor terminal. Connect a resistor between TON pin and SGND to set the switching frequency.                                                                                                             |
| 9      | CSH   | Current Sense (positive end) feedback input for LED current.                                                                                                                                                                         |
| 10     | CSL   | Current Sense (negative end) feedback input for LED current.                                                                                                                                                                         |
| 11     | SGND  | Signal ground terminal.                                                                                                                                                                                                              |
| 12     | VCC   | Internal IC bias regulator output. Connect at least 1 µF MLCC to PGND. Can be used to supply up to 14 mA for external load.                                                                                                          |
| 13     | FFn   | Open-drain output which is pulled low in case of fault. Connect through an external pull-up resistor to the desired logic level.                                                                                                     |
| 14     | VCCIN | It is recommended to connect VCCIN to VIN to bias the internal LDO regulator.                                                                                                                                                        |
| 15     | воот  | High-side gate driver bootstrap terminal; a 0.47uF capacitor is recommended between BOOT and SW.                                                                                                                                     |
| 16     | SW    | Switched output terminal. The output inductor should be connected to this pin.                                                                                                                                                       |
| -      | PAD   | Exposed pad for enhanced thermal dissipation; connect to ground.                                                                                                                                                                     |





Figure 2: Functional Block Diagram



# Automotive-Grade, Constant-Current 2.0 A PWM Dimmable Synchronous Buck LED Driver

# ELECTRICAL CHARACTERISTICS: Valid at $V_{IN}$ = 12 V, $V_{OUT}$ = 6 V, $T_J$ = -40°C to 125°C, typical values at $T_J$ = 25°C, unless otherwise noted

| Characteristics                                                       | Symbol                 | Test Conditions                                                                                                                                                                                                 | Min. | Тур. | Max. | Unit |
|-----------------------------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Input Supply Voltage                                                  | V <sub>IN</sub>        |                                                                                                                                                                                                                 | 4.5  | -    | 55   | V    |
| V <sub>IN</sub> Undervoltage Lockout Threshold                        | V <sub>UVLO(ON)</sub>  | V <sub>IN</sub> increasing, V <sub>IN</sub> = V <sub>VCCIN</sub> , I <sub>CC</sub> = 0 mA                                                                                                                       | _    | -    | 4.3  | V    |
| V <sub>IN</sub> Undervoltage Lockout Hysteresis                       | V <sub>UVLO(HYS)</sub> | V <sub>IN</sub> decreasing, V <sub>IN</sub> = V <sub>VCCIN</sub> , I <sub>CC</sub> = 0 mA                                                                                                                       | 100  | -    | 300  | mV   |
| VIN Pin Supply Current                                                | I <sub>IN</sub>        | $\begin{aligned} & V_{\text{CSH}} - V_{\text{CSL}} = 0.5 \text{ V, } V_{\text{EN}} = V_{\text{IH\_EN}}, \\ & V_{\text{PWM}} = V_{\text{IH\_PWM}}, R_{\text{ON}} = 402 \text{ k}\overline{\Omega} \end{aligned}$ | -    | 5    | _    | mA   |
| VIN Pin Shutdown Current                                              | I <sub>INSD</sub>      | $V_{EN} = V_{IL\_EN}$                                                                                                                                                                                           | -    | 1    | 10   | μA   |
| Output Current Sense Common Mode<br>Voltage (measured at CSL pin) [1] | V <sub>OUT</sub>       | V <sub>IN</sub> = 55 V, f <sub>SW</sub> = 500 kHz, i <sub>LED</sub> = 0.5 A                                                                                                                                     | 2.65 | _    | 50   | V    |
| Buck Switch Current Limit Threshold                                   | I <sub>SWLIM</sub>     |                                                                                                                                                                                                                 | 2.5  | 3.25 | 4.0  | Α    |
| Buck High-Side Switch On-Resistance                                   | R <sub>DSON(HS)</sub>  | $V_{BOOT} = V_{IN} + 4.3 \text{ V}, T_{J} = 25^{\circ}\text{C}, I_{SW} = 0.5 \text{ A}$                                                                                                                         | _    | 0.2  | 0.32 | Ω    |
| Buck Low-Side Switch On-Resistance                                    | R <sub>DSON(LS)</sub>  | T <sub>J</sub> = 25°C, I <sub>SW</sub> = 0.5 A                                                                                                                                                                  | _    | 0.15 | 0.24 | Ω    |
| BOOT Undervoltage Lockout Threshold                                   | V <sub>BOOTUV</sub>    | V <sub>BOOT</sub> to V <sub>SW</sub> increasing                                                                                                                                                                 | 3.1  | 3.4  | 3.7  | V    |
| BOOT Undervoltage Lockout Hysteresis                                  | V <sub>BOTUVHYS</sub>  | V <sub>BOOT</sub> to V <sub>SW</sub> decreasing                                                                                                                                                                 | _    | 750  | _    | mV   |
| Switching Minimum Off-Time                                            | t <sub>OFFmin</sub>    | V <sub>CSH</sub> - V <sub>CSL</sub> = 0 V                                                                                                                                                                       | _    | 100  | 125  | ns   |
| Switching Minimum On-Time                                             | t <sub>ONmin</sub>     |                                                                                                                                                                                                                 | _    | 65   | 90   | ns   |
| Selected On-Time                                                      | t <sub>ON</sub>        | $V_{IN} = 12 \text{ V}, V_{OUT} = 6 \text{ V}, R_{ON} = 42.2 \text{ k}\Omega$                                                                                                                                   | 200  | _    | 300  | ns   |
| Low-Side Switching Minimum On-Time [2]                                | t <sub>LS_ONmin</sub>  |                                                                                                                                                                                                                 | _    | 60   | 90   | ns   |
| t <sub>ON</sub> Dithering Range                                       | f <sub>SW_DITH</sub>   | $R_{ON} = 42.2 \text{ k}\Omega$                                                                                                                                                                                 | _    | ±5%  | _    | _    |
| Dithering Modulation Frequency                                        | f <sub>SW MOD</sub>    | $R_{ON} = 42.2 \text{ k}\Omega$                                                                                                                                                                                 | _    | 12.5 | _    | kHz  |
| REGULATION COMPARATOR AND ER                                          | <del></del>            | FIER                                                                                                                                                                                                            |      | ,    | •    |      |
| Load Current Sense Regulation<br>Threshold at 100% [3]                | V <sub>CSREG</sub>     | V <sub>CSH</sub> – V <sub>CSL</sub> decreasing, SW turns on, ADIM tied to VCC                                                                                                                                   | 194  | 200  | 206  | mV   |
| CSH Input Sense Current [4]                                           | I <sub>CSH</sub>       | $V_{CSH} - V_{CSL} = 0.2 \text{ V}$                                                                                                                                                                             | _    | -250 | _    | μΑ   |
| CSL Input Sense Current                                               | I <sub>CSL</sub>       | $V_{CSH} - V_{CSL} = 0.2 \text{ V}$                                                                                                                                                                             | 50   | 75   | 100  | μΑ   |
| INTERNAL LINEAR REGULATOR                                             |                        |                                                                                                                                                                                                                 |      |      | ,    |      |
| VCC Regulated Output                                                  | V <sub>CC</sub>        | 0 mA < I <sub>CC</sub> < 14 mA, V <sub>VCCIN</sub> > 6 V                                                                                                                                                        | 4.85 | 5.0  | 5.15 | V    |
| VCC Dropout Voltage                                                   | V <sub>LDO</sub>       | Measure V <sub>VCCIN</sub> – V <sub>CC</sub> : V <sub>VCCIN</sub> = 4.8 V,<br>I <sub>CC</sub> = 14 mA                                                                                                           | -    | 0.3  | 0.55 | V    |
| VCC Current Limit                                                     | İ <sub>VCCLIM</sub>    | V <sub>CC</sub> ≥ 4.35 V                                                                                                                                                                                        | 20   | -    | _    | mA   |
| VOO Hadamadha aa Laabaad                                              | V <sub>CCUVLO</sub>    | Rising                                                                                                                                                                                                          | 3.65 | 3.9  | 4.05 | V    |
| VCC Undervoltage Lockout                                              | V <sub>CCUVLOHYS</sub> | Hysteresis                                                                                                                                                                                                      | 175  | 225  | 275  | mV   |
| PWM INPUT                                                             | ,                      |                                                                                                                                                                                                                 |      | ,    |      |      |
| Logic High Voltage                                                    | V <sub>IH_PWM</sub>    | V <sub>EN</sub> increasing                                                                                                                                                                                      | 1.8  | -    | _    | V    |
| Logic Low Voltage                                                     | V <sub>IL_PWM</sub>    | V <sub>EN</sub> decreasing                                                                                                                                                                                      | _    | _    | 1.2  | V    |
| PWM Pin Pull-Up Resistance                                            | R <sub>PWMPU</sub>     | V <sub>CC</sub> = 5 V                                                                                                                                                                                           | _    | 100  | -    | kΩ   |
| EN INPUT                                                              |                        |                                                                                                                                                                                                                 |      |      | •    |      |
| Maximum IC Turn Off Delay t <sub>OFFDelay</sub> EI                    |                        | Measured while PWM dimming signal applied at EN keeping low and exceeding t <sub>OFFDelay</sub> results in shutdown                                                                                             | 10   | 17   | -    | ms   |
| Logic High Voltage                                                    | V <sub>IH_EN</sub>     | EN increasing                                                                                                                                                                                                   | 1.8  | -    | _    | V    |
| Logic Low Voltage                                                     | V <sub>IL_EN</sub>     | EN decreasing                                                                                                                                                                                                   | _    | _    | 0.4  | V    |

Continued on the next page...



# Automotive-Grade, Constant-Current 2.0 A PWM Dimmable Synchronous Buck LED Driver

# ELECTRICAL CHARACTERISTICS (continued): Valid at $V_{IN}$ = 12 V, $V_{OUT}$ = 6 V, $T_J$ = -40°C to 125°C, typical values at $T_J$ = 25°C, unless otherwise noted

| Characteristics                                 | Symbol                   | ool Test Conditions                                                                                                                    |                | Тур.           | Max.           | Unit |
|-------------------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|----------------|------|
| ANALOG DIMMING INPUT                            |                          |                                                                                                                                        |                | ,              |                |      |
| Input Voltage for 100% LED Current              | $V_{ADIMH}$              | V <sub>CSH</sub> – V <sub>CSL</sub> = V <sub>CSREG</sub>                                                                               | 2.1            | -              | -              | V    |
| Regulation Threshold at 50% Analog Dimming      | V <sub>CSREG50</sub>     | V <sub>ADIM</sub> = 1.0 V                                                                                                              | _              | 100            | _              | mV   |
| Regulaton Threshold at 20% Analog Dimming       | V <sub>CSREG20</sub>     | V <sub>ADIM</sub> = 0.4 V                                                                                                              | 38.4           | 40             | 41.4           | mV   |
| FAULT                                           |                          |                                                                                                                                        |                |                |                |      |
| LED Open/Short Detect Condition ADIM Range      |                          | V <sub>ADIM</sub> rising                                                                                                               | 244            | 264            | 284            | mV   |
| LED Short Fault Output Voltage Low<br>Threshold |                          | V <sub>OUT</sub> falling                                                                                                               | 1.3            | 1.5            | 1.7            | V    |
| LED Open-Fault Enable Reference                 | V <sub>REF1</sub>        |                                                                                                                                        | 2.352          | 2.4            | 2.448          | V    |
| LED Open Fault Current Threshold                | V <sub>CS_OPEN</sub>     | V <sub>CSREG</sub> = 200 mV start falling (PWM duty = max), V <sub>ADIM</sub> = V <sub>CC</sub> , V <sub>FDSET</sub> = V <sub>CC</sub> | (20 mV)<br>10% | (50 mV)<br>25% | (80 mV)<br>40% | -    |
| LED Open Fault Current Hysteresis [1]           | V <sub>CS_OPEN_HYS</sub> | $V_{CSREG}$ = 200 mV start falling (PWM duty = max), $V_{ADIM}$ = $V_{CC}$ , $V_{FDSET}$ = $V_{CC}$                                    | (6 mV)<br>3%   | (12 mV)<br>6%  | (18 mV)<br>9%  | -    |
| Fault Deglitch Timer                            | t <sub>FDG</sub>         |                                                                                                                                        | 35             | 50             | 65             | μs   |
| Fault Mask Timer                                | t <sub>MASK</sub>        |                                                                                                                                        | 70             | 100            | 130            | μs   |
| FFn Pull-Down Voltage                           | V <sub>FAULT(PD)</sub>   | Fault condition asserted, pull-up current = 1 mA                                                                                       | ı              | _              | 0.4            | V    |
| FFn Pin Leakage Current                         | I <sub>FAULT(LKG)</sub>  | Fault condition cleared, pull-up to 5 V                                                                                                | -              | _              | 1              | μΑ   |
| FFn Rising Time [1]                             | t <sub>RISE</sub>        | The transition time FFn pin takes from Low to High                                                                                     | _              | _              | 10             | μs   |
| FFn Falling Time [1]                            | t <sub>FALL</sub>        | The transition time FFn pin takes from High to Low                                                                                     | -              | -              | 10             | μs   |
| Cool Down Timer for Fault Retry                 | t <sub>RETRY</sub>       |                                                                                                                                        |                | 1              | _              | ms   |
| THERMAL SHUTDOWN                                |                          |                                                                                                                                        |                |                |                |      |
| Thermal Shutdown Threshold [1]                  | T <sub>SD</sub>          |                                                                                                                                        | 150            | 165            | 180            | °C   |
| Thermal Shutdown Hysteresis                     | T <sub>SDHYS</sub>       |                                                                                                                                        | _              | 25             | _              | °C   |

<sup>[1]</sup> Determined by design and characterization. Not production tested.

<sup>[2]</sup> Guaranteed by design, HS and LS switches are interlocked, as illustrated below:



<sup>[3]</sup> In test mode, a ramp signal is applied between CSH and CSL pins to determine the  $V_{CSH} - V_{CSL}$  regulation threshold voltage. In actual application, the average  $V_{CSH} - V_{CSL}$  voltage is regulated at  $V_{CSREG}$  regardless of ripple voltage.

<sup>[4]</sup> Negative current is defined as coming out of (sourcing) the specified device pin or node.



### **FUNCTIONAL DESCRIPTION**

The ALT80800 is a synchronous buck regulator designed for driving a high-current LED string. It uses average current mode control to maintain constant LED current and consistent brightness. The LED current level is easily programmable by selection of an external sense resistor, with a value determined as follows:

$$i_{LED} = V_{CSREG} / R_{SENSE}$$

where 
$$V_{CSREG} = V_{CSH} - V_{CSL} = 0.2 \text{ V typical}$$
.

If necessary, a resistor can be inserted in series with the CSL pin to fine-tune the LED current, as shown below:



Figure 3: How To Fine-Tune LED Current Using Radi

For example, with a desired LED current of 1.4 A, the required  $R_{SENSE} = 0.2 \text{ V} / 1.4 \text{ A} = 0.143 \Omega$ . But the closest power resistor available is  $0.13 \Omega$ . Therefore, the difference is

$$R_{adi} \times i_{CSL} = 0.2 \ V - 1.4 \ A \times 0.13 \ \Omega = 0.018 \ V$$

where  $i_{CSI} = 75 \mu A$  typical

$$R_{adj} = 0.018 \ V / 75 \ \mu A = 240 \ \Omega$$

The LED current is further modulated by the ADIM (Analog Dimming) pin voltage. This feature can be used for LED brightness calibration, or for thermal foldback protection. See Analog Dimming section for details.

#### Synchronous Regulation

The ALT80800 integrates an N-channel DMOS as the low-side switch to implement synchronous regulation for LED drivers, as shown in Figure 4.



Figure 4: Synchronous Buck LED Driver

The Synchronous configuration can effectively pull down SW to ground by forcing the low-side synchronous switch on even with small inductor current, as shown in Figure 5. Therefore, the BOOT capacitor can be charged normally every switch cycle to ensure the normal operation of buck LED drivers.



Figure 5: Normal SW waveform with SR configuration when  $V_{IN} \approx V_{OUT}$ :  $V_{IN} = 5.4 \text{ V}$ ,  $V_{OUT} = 5.14 \text{ V}$ (2 white LEDs)

#### **Switching Frequency**

The ALT80800 operates in fixed on-time mode during switching. The on-time (and hence switching frequency) is programmed using an external resistor connected between the TON pin and ground, as given by the following equation:

$$t_{ON} = k \times (R_{ON} + R_{INT}) \times (V_{OUT} / V_{IN})$$
  
 $f_{SW} = 1 / [k \times (R_{ON} + R_{INT})]$ 

where k = 0.0127, with  $f_{SW}$  in MHz,  $t_{ON}$  in  $\mu s$ , and  $R_{ON}$  and  $R_{INT}$  (internal resistance, 3 k $\Omega$ ) in k $\Omega$ .



Figure 6: Switching Frequency vs. TON resistance

To minimize the peaks of switching frequency harmonics in EMC measurement, a dithering feature is implemented. The dithering range is internally set at  $\pm 5\%$ . The actual switching frequency is swept linearly between  $0.95 \times f_{SW}$  and  $1.05 \times f_{SW}$ , where  $f_{SW}$  is the programmed switching frequency. The rate of modulation for  $f_{SW}$  is fixed internally at 12.5 kHz.

#### **ENABLE AND DIMMING**

The ALT80800 is activated when a logic high signal is applied to the EN (enable) pin and  $V_{IN} = V_{VCCIN}$  is above UVLO threshold 4.3 V. The buck converter ramps up the LED current to a target level set by  $R_{SENSE}$  when PWM pin = High.

The EN pin is high-voltage tolerant and can be directly connected to a power supply. However, if  $V_{\rm EN}$  is higher than the VIN voltage at any time, a series resistor (10 k $\Omega$ ) is required to limit the current flowing into the EN pin. This resistor is helpful in preventing EN from damage in case of reverse-battery connection. This series

resistor is not necessary if EN is driven from a logic input.

The PWM pin is a logic input pin and is internally pulled up to VCC through a resistor.

EN pin and PWM pin function as illustrated below:

| EN pin | PWM pin   | VCC   | LED  |
|--------|-----------|-------|------|
| High   | Low       | ON    | OFF  |
| High   | High/Open | ON    | ON   |
| Low    | х         | Shute | down |

When the EN pin is forced from high to low, the LED current is turned off, but the IC remains in standby mode for up to at least 10 ms. If EN goes high again within this period, the LED current is turned on immediately if PWM pin is high. If EN pin is low for more than t<sub>OFFDelay</sub>, the IC enters shutdown mode to reduce power consumption. The next high signal on EN will initialize a full startup sequence, which includes a startup delay of approximately 150 µs. This startup delay is not present during PWM operation.

Active dimming of the LED is achieved with 2 options: by sending a PWM (pulse-width modulation) signal to the EN pin (while PWM = High), or by sending a dimming PWM signal to the PWM pin (while EN is enabled) as illustrated in the table above. The resulting LED brightness is proportional to the duty cycle of the applied PWM signal. A practical range for PWM dimming frequency is between 100 Hz (period = 10 ms) and 2 kHz.

If the PWM dimming signal at PWM pin is low when the EN pin is high, the LED will be off immediately and IC is alive waiting for next PWM pulse. The internal LDO is still on and can provide bias to the internal and external circuits.

#### **PWM DIMMING RATIO**

The brightness of the LED string can be changed by adjusting the PWM duty cycle at the EN pin as follows:

 $Dimming\ ratio = PWM\ on\ -time\ /\ PWM\ period$ 

For example, by selecting a PWM period of 5 ms (200 Hz PWM frequency) and a PWM on-time of 5  $\mu$ s, a dimming ratio of 0.1% can be achieved. This is sometimes referred to as "1000:1 dimming."

In an actual application, the minimum dimming ratio is determined by various system parameters, including:  $V_{IN}$ ,  $V_{OUT}$ , inductance, LED current, switching frequency, PWM frequency, and fault flag usage. The device is easily capable of PWM ontime as short as 5  $\mu$ s; however, if fault flag for open/short LED detection is required, it should be above 130  $\mu$ s due to the fault mask timer.



1.508.853.5000; www.allegromicro.com

#### **ANALOG DIMMING**

In addition to PWM dimming, the ALT80800 also provides an analog dimming feature. When  $V_{ADIM}$  is over 2.0 V, the LED current is at 100% level (as defined by the SENSE resistor). When V<sub>ADIM</sub> is below 2 V, the LED current decreases linearly down to 20% at  $V_{ADIM} = 0.4$  V. This is shown in the following figure:



Figure 7: ADIM Pin Voltage Controls SENSE Reference Voltage (hence LED current)

It is possible to pull ADIM pin below 0.4 V to achieve lower than 20% analog dimming. However, if the average LED current determined by ADIM becomes too low and is below half the inductor current ripple, negative current will flow through the inductor. To prevent such cases from happening, it is suggested that ADIM voltage should meet the condition below:

$$ADIM > R_{SENSE} / 0.2 \times (V_{IN} - V_{OUT}) / L \times D \times T$$

where D is duty cycle, D  $\approx V_{OUT} \, / \, V_{IN},$  T is switching period,  $T = 1 / f_{SW}$ , L is the inductance.

For example, when  $R_{SENSE} = 0.2 \Omega$ ,  $R_{ON} = 178 \text{ k}\Omega$ ,  $L = 33 \mu\text{H}$ ,  $V_{IN} = 12 \text{ V}$ ,  $V_{OUT} = 5.2 \text{ V}$ , ADIM voltage should be above 0.21 V, i.e. 11% level, to avoid negative inductor current.

ADIM pin can be used in conjunction with PWM dimming to provide wider LED dimming range over 1000:1. In addition, the IC can provide thermal foldback protection by using an external NTC (negative temperature coefficient) thermistor, as shown below:



Figure 8: Using an External NTC Thermistor to Implement Thermal Foldback

ADIM is tied to 5 V (or V<sub>CC</sub>) if never used for analog dimming, or always less than 2.5 V when used for analog dimming. For long term reliability, or extended period with extreme temperature condition, it is better to keep ADIM always less than 2.5 V.

#### **OUTPUT VOLTAGE AND DUTY CYCLE**

The figure below provides simplified equations for approximating output voltage. The output voltage of a buck converter is approximately given as:

$$V_{OUT} \approx V_{IN} \times D$$
 ,  $D = t_{ON} / (t_{ON} + t_{OFF})$ 

where D is the duty cycle.





Figure 9: Simplified Waveforms for a Buck Converter

# Automotive-Grade, Constant-Current 2.0 A PWM Dimmable Synchronous Buck LED Driver

During SW on-time:

$$i_{RIPPLE} = (V_{IN} - V_{OUT}) / L \times t_{ON} = (V_{IN} - V_{OUT}) / L \times t \times D$$
 where D = t<sub>ON</sub> / t.

During SW off-time:

$$i_{RIPPLE} = V_{OUT}/L \times t_{OFF} = V_{OUT}/L \times t \times (1-D)$$

Simplified equation for output voltage:

$$V_{OUT} = V_{IN} \times D$$

More precisely:

$$\begin{aligned} V_{OUT} &= (V_{IN} - i_{AVG} \times R_{DSON(HS)}) \times D - (I - D) \times R_{DSON(LS)} \times i_{AVG} \\ &- (DCR + R_{SENSE}) \times i_{AVG} \end{aligned}$$

where DCR is the internal resistance of the inductor,  $R_{\rm SENSE}$  is the current sensing resistance,  $R_{\rm DSON(HS)}$  is the on-resistance of high-side switch,  $R_{\rm DSON(LS)}$  is the on-resistance of low-side switch,  $i_{\rm AVG}$  is the average current through inductor and equal to LED current.

#### MINIMUM AND MAXIMUM OUTPUT VOLTAGES

For a given input voltage, the maximum output voltage depends on the switching frequency and minimum  $t_{OFF}$ . For example, if  $t_{OFF}(\text{min}) = 100$  ns and  $f_{SW} = 1$  MHz, then the maximum duty cycle is 90%. So for an 18 V input, the maximum output is approximately 16.2 V (based on the simplified equation of  $V_{OUT} = V_{IN} \times D$ ). This means up to 5 LEDs can be operated in series, assuming  $V_f = 3.3$  V or less for each LED.

The minimum output voltage depends on minimum  $t_{ON}$  and switching frequency. For example, if the minimum  $t_{ON} = 65$  ns and  $f_{SW} = 1$  MHz, then the minimum duty cycle is 6.5%. That means with  $V_{IN} = 18$  V, the theoretical minimum  $V_{OUT}$  is just 1.2 V. However, the internal current sense amplifier is designed to guarantee the current accuracy down to  $V_{OUT} = 2.65$  V. When the output voltage is lower than 2.65 V, the regulator keeps switching to regulate, but the current accuracy will suffer and not be guaranteed.

To a lesser degree, the output voltage is also affected by other factors such as LED current, on-resistance of the high-side switch, and DCR of the inductor.

As a general rule, switching at lower frequencies allows a wider range of  $V_{\rm OUT}$ , and hence more flexible LED configurations.



Figure 10: Minimum and Maximum Output Voltage vs. Switching Frequency ( $V_{IN} = 18 \text{ V}$ , minimum  $t_{ON} = 90 \text{ ns}$  and  $t_{OFF} = 100 \text{ ns}$ )

If the required output voltage is lower than that permitted by the minimum  $t_{\rm ON}$ , the controller will automatically extend the  $t_{\rm OFF}$  to maintain the correct duty cycle. This means that the switching frequency will drop lower when necessary to keep the LED current in regulation.

If the LED string is completely shorted ( $V_{OUT} = 0 \text{ V}$ ), the controller will continue to switch at minimum  $t_{ON}$  and will not enter into Hiccup mode.

### THERMAL BUDGETING

The ALT80800 is capable of supplying a 2 A current through its high-side switch. However, depending on the duty cycle, the conduction loss in the high-side switch may cause the package to overheat. Therefore care must be taken to ensure the total power loss of package is within budget. For example, if the maximum temperature rise allowed is  $\Delta T = 60^{\circ} C$  at the device case surface, then the maximum power dissipation of the IC is 1.75 W. Assuming the maximum  $R_{DSON(HS)} = 0.32~\Omega,\,R_{DSON(LS)} = 0.24~\Omega,$  and a duty cycle of 70%, then the maximum LED current is limited to 2 A approximately.



#### **FAULT HANDLING**

The ALT80800 is designed to handle the following faults:

- Pin-to-ground short
- Pin-to-neighboring pin short
- Pin open
- External component open or short
- · Output short to ground

#### LED OPEN/OUTPUT SHORT FAULTS

Referring to Fault Function block diagram below, LED Open Fault is masked when  $V_{\rm IN}$  is below the pre-set adjustable threshold at FDSET pin or ADIM is below 264 mV. When FDSET is below REF1 or ADIM is below 264 mV with asserting fault flag (FFn = Low), the fault flag keeps asserted if open LED fault exists. Only when FDSET is above REF1 and ADIM is above 264 mV, then the Open fault will be detected by checking current sensing voltage  $V_{\rm CSREG}$  and duty cycle. LED Open fault will force regulator into Hiccup mode and assert fault flag, and then fault flag remains asserted during the remaining hiccup mode periods. Once LED open fault disappears, fault flag goes high after hiccup mode period when PWM is high. (refer to Figure 11 and Table 1).



Figure 11a: Simplified Faults Block Diagram



Figure 11b: LED Open Fault Timing Diagram



### Automotive-Grade, Constant-Current 2.0 A PWM Dimmable Synchronous Buck LED Driver

**Table 1: LED Open Fault Truth Table** 

| EDEET | FDSET ADIM |       | OSET ADIM FFnn                                |          | LED Open Fault Eve | ent? | PWM | FFn <sup>n+1</sup> |
|-------|------------|-------|-----------------------------------------------|----------|--------------------|------|-----|--------------------|
| FDSET | FDSET ADIM | FFII" | V <sub>CSREG</sub> < 25% × i <sub>LED</sub> N | Max Duty | PVVIVI             | LLII |     |                    |
| High  | High       | х     | No Open Fault                                 |          | <u>_</u>           | 1    |     |                    |
| High  | High       | х     | Yes, Open Fault                               | :        | <u></u>            | 0    |     |                    |
| Low   | x          | 1     | х                                             |          | х                  | 1    |     |                    |
| х     | Low        | 1     | х                                             |          | х                  | 1    |     |                    |
| Low   | x          | 0     | Yes, Open Fault                               | :        | х                  | 0    |     |                    |
| x     | Low        | 0     | Yes, Open Fault                               |          | х                  | 0    |     |                    |
| Low   | х          | 0     | No Open Fault                                 |          |                    | 1    |     |                    |
| х     | Low        | 0     | No Open Fault                                 |          | <u></u>            | 1    |     |                    |

FDSET High means FDSET > REF1; FDSET Low means FDSET < REF1; ADIM High means ADIM > 264 mV; ADIM Low means ADIM < 264 mV

When output Short fault (such as LED shorted to ground or output capacitor shorted to ground) occurs, FFn will be flagged as  $V_{OUT}$  drops below 1.5 V and ADIM voltage is above 264 mV; but regulator will not enter into Hiccup mode and will work continuously. When short is removed, ALT80800 will return to normal operation.

When an LED Open/Short fault occurs, the Fault pin will be

flagged if the fault remains active after a deglitch period ( $t_{\rm FDG}$ ). A mask timer ( $t_{\rm MASK}$ ) is also introduced whenever PWM signal goes from Low to High. During this mask time, faults will not be detected, so the fault will not be detected when the PWM pulse width is less than this mask time. When PWM goes low, fault flag is latched. Fault flag will keep prior state when PWM is Low.



The Fault deglitch time is fixed; and the Fault mask time is also fixed (refer to Electrical Characteristics table). The LED Open/Short Fault timing diagrams are illustrated below:



Figure 12a: LED Short Fault Timing Diagram Overview



Figure 12b: LED Open Fault Timing Diagram Overview



The basic timing configurations are detailed below for LED Open/Short faults:

Case 1: LED Open/Short Event is outside Mask Timer at PWM = H



Case 2: LED Open/Short Event is within Mask Timer at PWM = H



Case 3: LED Open/Short Event is close to PWM ↓ at PWM = H



Case 4: LED Open/Short Event is at PWM = L



Case 5: LED Open/Short Removed at PWM = L

### a) LED Short Removed at PWM = L



#### b) LED Open Removed at PWM = L



Case 6: LED Open/Short Removed outside Mask Timer at PWM = H
a) LED Short Removed outside
b) LED Open Removed outside





Case 7: LED Open/Short Removed within Mask Timer at PWM = H
a) LED Short Removed within
b) LED Open Removed within





<sup>\*</sup> Current to regulation timer is 256 switching cycles.



1.508.853.5000; www.allegromicro.com

#### SYSTEM FAILURE DETECTION AND PROTECTION DEMONSTRATION



Figure 13: Demonstration of various possible fault cases in an application circuit

- Input/output caps, etc.

Table 2: System Failure Mode Table (partial)

| Failure Mode                                                                             | Symptom Observed      | FAULT flag asserted? | ALT80800 Response                                                                                                                                                                          |
|------------------------------------------------------------------------------------------|-----------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Inductor open                                                                            | Dim light from LED    | Yes <sup>[1]</sup>   | When $V_{\text{IN}}$ is below preset FDSET setting, regulator switches at maximum duty cycle; when $V_{\text{IN}}$ is above FDSET setting, enters into Hiccup mode with 1 ms retry period. |
| Inductor shorted                                                                         | Dim light from LED    | Yes                  | Current spike trips SW OCP and turns off switching, entering into Hiccup mode with about 1 ms retry period.                                                                                |
| Sense resistor open                                                                      | Dim light from LED    | Yes                  | High differential sense voltage causes IC to shut off switching, entering into Hiccup mode with about 1 ms retry period.                                                                   |
| Sense resistor shorted                                                                   | Dim light from LED    | Yes                  | Triggers SW OCP fault, entering into Hiccup mode with about 1 ms retry period.                                                                                                             |
| LED string open [1]                                                                      | No light from LED     | Yes [1]              | Enter into Hiccup mode with about 1 ms retry period.                                                                                                                                       |
| LED Strings shorted [2] (Either LED shorted to GND or Output cap shorted to GND) < 1.5 V | Dim light from LED    | Yes                  | Continues switching at minimum TON; regulator will not enter into Hiccup mode.                                                                                                             |
| Output cap open                                                                          | Normal light from LED | No                   | Normal operation (since IC only monitors inductor current)                                                                                                                                 |
| Boot capacitor open                                                                      | Dim light from LED    | Yes                  | IC attempts to switch but can't fully turn on SW.                                                                                                                                          |
| Boot capacitor shorted                                                                   | No light from LED     | No                   | IC detects undervoltage fault across BOOT capacitor and will not start switching.                                                                                                          |
| TON resistor open                                                                        | Dim light from LED    | Yes                  | Enter into Hiccup mode with about 1 ms retry period.                                                                                                                                       |
| TON resistor shorted                                                                     | Dim light from LED    | Yes                  | Enter into Hiccup mode with about 1 ms retry period.                                                                                                                                       |

<sup>[1]</sup> For LED Open Fault, fault flag will not be asserted when V<sub>IN</sub> is below preset mask threshold, ADIM is below 0.264 V or PWM dimming pulse width is below fault mask timer.

<sup>[2]</sup> For LED Short Fault, fault flag will not be asserted when ADIM is below 0.264 V or PWM dimming pulse width is below fault mask timer.



### **CLAMP DIODES FOR LED OPEN/SHORT PROTECTION**

Refer to Figure 14. It is recommended to add clamp diode D1 to provide LED short protection when  $V_{IN}$  is above 40 V; if  $V_{IN}$  is below 40 V, D1 is not needed. Diode D2 is needed to clamp the overshoot from L-C resonance due to LED Open fault when  $V_{IN}$  is above 45 V; when  $V_{IN}$  is below 45 V, D2 is not required.



Figure 14: Clamp Diode D1 for LED Short Protection when  $V_{IN}$  is above 40 V. Clamp Diode D2 for LED Open Protection when  $V_{IN}$  is above 45 V.



### Automotive-Grade, Constant-Current 2.0 A PWM Dimmable Synchronous Buck LED Driver

#### **COMPONENT SELECTIONS**

The inductor is often the most critical component in a buck converter. Follow the procedure below to derive the correct parameters for the inductor:

1. Determine the saturation current of the inductor. This can be done by simply adding 20% to the average LED current:

$$i_{SAT} \ge i_{LED} \times 1.2$$
.

2. Determine the ripple current amplitude (peak-to-peak value). As a general rule, ripple current should be kept between 10% and 30% of the average LED current:

$$0.1 < i_{RIPPLE(pk-pk)} / i_{LED} < 0.3.$$

3. Calculate the inductance based on the following equations:

$$L = (V_{IN} - V_{OUT}) \times D \times t / i_{RIPPLE} , \text{ and}$$
 
$$D = V_{OUT} / V_{IN} ,$$

where

D is the duty cycle, and t is the period  $1/f_{SW}$ .

#### **OUTPUT FILTER CAPACITOR**

The ALT80800 is designed to operate in current regulation mode. Therefore it does not require a large output capacitor to stabilize the output voltage. This results in lower cost and smaller PCB area. In fact, having a large output capacitor is not recommended.

In most applications, however, it is beneficial to add a small filter capacitor (around 0.1  $\mu$ F) across the LED string. This capacitor serves as a filter to eliminate switching spikes seen by the LED string. This is very important in reducing EMI noises, and may also help in ESD testing.

### ADDITIONAL NOTES ON RIPPLE CURRENT

- For consistent switching frequency, it is recommended to choose the inductor and switching frequency to ensure the inductor ripple current percentage is at least 10% over normal operating voltage range (ripple current is lowest at lowest  $V_{\text{IN}}$ ).
- If ripple current is less than 10%, the switching frequency may jitter due to insufficient ripple voltage across CSH and CSL pins. However, the average LED current is still regulated.
- For best accuracy in LED current regulation, a low current ripple of less than 20% is required.
- There is no hard limit on the highest ripple current percentage allowed. A 40% ripple current is still acceptable, as long as both the inductor and LEDs can handle the peak current (average current  $\times$  1.2 in this case). However, higher ripple current percentage

affects the accuracy of LED current, and limits the minimum current that can be regulated when using ADIM.

- In general, allowing a higher ripple current percentage enables lower-inductance inductors to be used, which results in smaller size and lower cost.
- If lower ripple current is required for the LED string, one solution is to add a small capacitor (such as 1 to 2.2  $\mu F)$  across the LED string from LED+ to ground. In this case, the inductor ripple current remains high while the LED ripple current is greatly reduced.
- The effectiveness of this filter capacitor depends on many factors, such as: switching frequency, inductors used, PCB layout, LED voltage and current, and so forth.
- The addition of this capacitor introduces a longer delay in LED current during PWM dimming operation. Therefore the accuracy of average LED current is reduced at short PWM on-time.

### **INDUCTOR SELECTION CHART**

The chart in the figure below summarizes the relationship between LED current, switching frequency, and inductor value. Based on this chart: assuming LED current = 1 A and L = 22  $\mu H$ , then minimum  $f_{SW}=0.68$  MHz in order to keep the ripple current at 20% or lower. If the switching frequency is lower, then a larger inductance must be used to meet the same ripple current requirement.



Figure 15: Minimum switching frequency vs. LED current, given different inductance used (V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 6 V, ripple current = 20%)

### **Effects of Output Capacitor on LED Ripple Current**



R<sub>SENSE</sub> I<sub>RIPPLE</sub> GND

Without output capacitor: The same inductor ripple current flows through sense resistor and LED string. With a small capacitor across LED string: Ripple current through LED string is reducted, while ripple voltage across  $R_{\text{SENSE}}$  remains high.

Figure 16: Using an Output Filter Capacitor to Reduce Ripple Current in LED String

### **APPLICATION CIRCUIT DIAGRAMS**



Figure 17: Application Circuit Example for ALT80800 (LED current = 1 A, 500 kHz)



### **APPLICATION CIRCUIT DIAGRAMS (continued)**



Figure 18: Using 2 (or more) ALT80800 in parallel to drive the same LED string.

Total LED current is the sum of currents from each LED driver.

(Note: each LED driver shares the same VIN and ADIM as illustrated).



### PACKAGE OUTLINE DRAWINGS

### For Reference Only – Not for Tooling Use (Reference MO-153 ABT)

(Reference MO-153 ABT)

Dimensions in millimeters. NOT TO SCALE

Dimensions exclusive of mold flash, gate burrs, and dambar protrusions

Exact case and lead configuration at supplier discretion within limits shown



Package LP, 16-Pin TSSOP with Exposed Thermal Pad



### Automotive-Grade, Constant-Current 2.0 A PWM Dimmable Synchronous Buck LED Driver

#### **Revision History**

| Number | Date             | Description     |
|--------|------------------|-----------------|
| _      | December 7, 2017 | Initial release |

Copyright ©2017, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

