# Fast, robust, dual-channel, functional and reinforced isolated MOSFET gate-driver with accurate and stable timing ### **Description** The EiceDRIVER™ 2EDi is a family of fast dual-channel isolated MOSFET gate-driver ICs providing functional (2EDFx) or reinforced (2EDSx) input-to-output isolation by means of coreless transformer (CT) technology. Due to high driving current, excellent common-mode rejection and fast signal propagation, 2EDi is particularly well suited for driving medium- to high-voltage MOSFETs (CoolMOS™, OptiMOS™) in fast-switching power systems. #### **Features** - 4 A / 8 A or 1 A / 2 A source / sink output current - Up to 10 MHz PWM switching frequency - PWM signal propagation delay typ. 37 ns with - 3 ns channel-to-channel mismatch - +7/-5 ns propagation delay variance - Resistor-programmable Dead Time Control (DTC) ranging from 15 ns to 250 ns - Common Mode Transient Immunity CMTI >150 V/ns - Fast safety turn-off in case of input side Undervoltage Lockout (UVLO) - Output supply voltage from 4.5 V to 20 V with 4 V or 8 V UVLO threshold - Wide temperature operating range T<sub>i</sub> = -40°C to +150°C - RoHS compliant wide /narrow-body (WB/NB) DSO16 and 5 mm x 5 mm LGA packages - Qualified for industrial grade applications according to JEDEC (JESD47) and related standards ### **Isolation and safety certificates** - 2EDSx with reinforced isolation, certification planned by VDE, UL, CSA, CQC according to - DIN V VDE V 0884-10 (2006-12) with $V_{IOTM} = 8 \text{ kV}_{pk}$ and $V_{IOSM} = 6.25 \text{ kV}_{pk}$ (tested at $10 \text{ kV}_{pk}$ ) - UL1577 (Ed. 5) opto-coupler component isolation standard with $V_{\rm ISO}$ = 5700 $V_{\rm RMS}$ - IEC60950 and IEC602386 system standards and corresponding CQC certificates - **2EDFx with functional isolation:** Production test with 1.5 $kV_{DC}$ for 10 ms ### **Potential Applications** - Server, Telecom and Industrial SMPS - Synchronous Rectification, Brick Converters, UPS and Battery Storage - EV Charging Industry Automation, Motor Drives and Power Tools # **Table of Contents** | | Description | . 1 | |--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------| | | Table of Contents | . 2 | | <b>1</b><br>1.1<br>1.2<br>1.3<br>1.4 | Description EiceDRIVER™ 2EDi product family device overview Input-to-output isolation testing Channel-to-channel isolation testing Application overview and system block diagram | . 3<br>. 4<br>. 4 | | <b>2</b><br>2.1<br>2.2 | Pin configurations by device type Pin configuration for dual-channel input mode with (with DISABLE, SLDON) Pin configuration for dual-channel input mode (with DISABLE, SLDOP, DTC) | . 5 | | 3.1<br>3.2<br>3.2.1<br>3.3<br>3.3.1<br>3.3.2<br>3.4<br>3.5<br>3.6<br>3.6.1<br>3.6.2<br>3.7 | Functional description Block diagram Input-to-output isolation Typical applications by isolation type Supply voltages Input-side power supply Output-side power supply Input configurations Driver outputs Undervoltage Lockout Input-side UVLO Output-side UVLO Data transmission input-side to output-side | . 9<br>10<br>10<br>10<br>10<br>11<br>11<br>12<br>12<br>12 | | 3.8<br><b>4</b> | Dead Time Control | | | 4.1<br>4.2<br>4.3<br>4.4<br>4.5<br>4.5.1<br>4.5.1.1<br>4.5.1.2<br>4.5.2<br>4.5.3 | Absolute maximum ratings Thermal characteristics Operating range Electrical characteristics Functional and reinforced isolation specifications Functional isolation specifications Functional isolation of devices in PG-TFLGA-13-1 package Functional isolation of devices in NB PG-DSO-16-11 package Reinforced isolation of devices in WB PG-DSO-16-30 package Safety-limiting values | 13<br>14<br>15<br>15<br>18<br>18<br>19<br>20<br>22 | | 5 | Timing diagrams | | | 6 | Typical characteristics | | | <b>7</b><br>7.1<br>7.2<br>7.3<br>7.4 | Package outline dimensions Device numbers and markings Package PG-DSO-16-11 Package PG-DSO-16-30 Package PG-TFLGA-13-1 | 29<br>29<br>31<br>32 | | | Revision history | 34 | ## **Description** # 1 Description The gate drivers of the EiceDRIVER™ 2EDi product family are designed for fast-switching, medium to high power systems with MOSFET switches. They are optimized for high timing accuracy over temperature and production spread. The reliable accurate timing simplifies system design and provides better power conversion efficiency. The 2EDSx, 2EDFx dual-channel reinforced (safe) and functional isolated product variants are available with different drive strengths: 4 A/8 A for low-ohmic power MOSFETs, $1\,\text{A/2}\,\text{A}$ for higher $R_{\text{on}}$ MOSFETs or slower switching transients (EMI). The 1 A/2 A reinforced isolation driver can also be used as a PWM Data Coupler in combination with a non-isolated boost gate driver such as 1EDNx 4 A/8 A placed in closest proximity to the Superjunction power switches. Two independent and galvanically isolated gate driver channels ensure that all 2EDi versions can be used in any possible configuration of low- and high-side switches. Improved system robustness is supported by min. 150 V/ns Common Mode Transient Immunity (CMTI), PWM inputs with 18 ns noise filter, UVLO on output side including a safety self-lock-down of driver outputs in case of input UVLO (VDDI < 3 V), PWM outputs with up to 5 A peak reverse current capability and an intrinsically robust gate driver design. # 1.1 EiceDRIVER™ 2EDi product family device overview Table 1 EiceDRIVER™ 2EDi product family device overview | | | | | | I | Input-to-output isolation | | | | | |------------------------------|--------------------------------------|---------------------------|----------------------------|------------|---------------------------|---------------------------------------------------------------|-----------------------------------|--------------------------------------------|-----|--| | Part<br>number <sup>1)</sup> | Orderable<br>part<br>number<br>(OPN) | Package | Source/<br>sink<br>current | UVLO | Isolation<br>class | Rating | Surge<br>testing | Safety<br>certifica-<br>tion <sup>2)</sup> | DTC | | | 2EDF7275F | 2EDF7275F<br>XUMA1 | NB-DSO16<br>10mm x<br>6mm | 4 A/8 A | | | | | | no | | | 2EDF7175F | 2EDF7175F<br>XUMA1 | | | Functional | $V_{IO} =$ 1.5 k $V_{DC}$ | n.a | n.a | no | | | | 2EDF7275K | 2EDF7275K<br>XUMA1 | LGA13<br>5mm x | 6mm x 4 A/8 A | | | | | | no | | | 2EDF7235K | 2EDF7235K<br>XUMA1 | 5mm | | | | | | | yes | | | 2EDS8265H | 2EDS8265H<br>XUMA1 | WB-DSO16 | 4 A/8 A | | | $V_{\text{IOTM}} = 8 \text{ k} V_{\text{pk}}$ | V <sub>IOSM</sub> = | VDE0884-<br>10 | no | | | 2EDS8165H | 2EDS8165H<br>XUMA1 | 10.3mm x<br>10.3mm | 1 A/2 A | 8 V | Reinforced | (VDE0884-<br>10) $V_{\rm ISO}$ = 5.7 k $V_{\rm rms}$ (UL1577) | 10 kV <sub>pk</sub><br>(IEC60065) | UL1577<br>IEC60950,<br>IEC62368,<br>CQC | no | | <sup>1)</sup> for device odering information and device markeing see Chapter 7.1, Table 28 The 2EDi product table is provided as a first quick device selection guide; more detailed specifications are provided in the product features, package dimension and testing chapters of this datasheet. Find current information on configurations and application notes under www.infineon.com/2EDi <sup>2)</sup> additional UL1577 Ed5; CSA Component Acceptance Notice 5A IEC60950; CQC per GB4943.1-2011 planned ## 2EDSx reinforced, 2EDFx functional isolated 4A/8A, 1A/2A gate drivers ### **Description** #### 1.2 Input-to-output isolation testing - 2EDSx Reinforced isolation (2EDSx in WB PG-DSO-16-30 package), for details see Table 23 to Table. - $\,$ 8 kV $_{\rm pk}$ transient isolation voltage applied according to DIN V VDE V 0884-10 (2006-12) - 10 k $V_{\rm pk}$ surge isolation tested with 25 positive and 25 negative pulses according to VDE-0884-10 - Functional isolation (2EDFx in NB PG-DSO-16-11 and PG-TFLGA-13-1 packages), for details see Table 20 to Table 22 - Production test with 1.5 kV<sub>DC</sub> for 10 ms #### 1.3 **Channel-to-channel isolation testing** - The functional isolation between the two channels are verified by the following tests - sample test with 1.5 k $V_{\rm DC}$ for 10 ms (NB PG-DSO-16-11, WB PG-DSO-16-30) - sample test with 0.65 kV<sub>DC</sub> for 10 ms (PG-TFLGA-13-1) #### Application overview and system block diagram 1.4 2EDi gate drivers are perfectly suited to substitute bulky pulse transformers and drive power MOSFETs in halfbridge configuration as depicted in **Figure 1**. The input side is usually powered by the same power supply as the PWM controllers (VDDI = 3.3 V or VDDI > 3.5 V if SLDO is activated). The output-side gate driver voltages VDDA, VDDB are generated by separate isolated auxiliary supplies. In some topologies like LLC, the high side driver supply VDDA can be generated via a bootstrapping circuitry. For further application implementation guidance please refer to dedicated application notes. Figure 1 Typical application with 5 V controller and bootstrapped high-side VDDA Pin configurations by device type # 2 Pin configurations by device type Functional behavior and electrical characteristics are independent of package configuration # 2.1 Pin configuration for dual-channel input mode with (with DISABLE, SLDON) The pin configurations for the different package variants 2EDF7x75F, 2EDF7x75K and 2EDF8x65H are outlined in **Figure 2**. Figure 2 Pin configuration DSO-16 and LGA-13 packages (2EDF7x75F, 2EDF7x75K and 2EDF8x65H) (Top view, figure is not to scale) # Pin configurations by device type For package drawing details see **Chapter 7 Package outline dimensions**. Table 2 Pin description for dual-channel input mode (with DISABLE, SLDON) | Pin#<br>DSO | Pin#<br>LGA | Symbol | Description | |-------------|-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 2 | INA | Digital CMOS / TTL logic signal input for channel A with internal pull-down resistor to GNDI If channel is not used it is recommended to connect pin to GNDI (see Chapter 3.4) | | 2 | 3 | INB | Digital CMOS / TTL logic signal input for channel B with internal pull-down resistor to GNDI If channel is not used it is recommended to connect pin to GNDI (see Chapter 3.4) | | 3 | 7 | VDDI | Supply voltage (input side) 3.3 V (Internal SLDO available) It is recommended to place a bypass capacitor from VDDI to GNDI (see <b>Chapter 3.3.1</b> ) | | 4 | 1 | GNDI | Ground input side (all signals on input side are referenced to this pin) (see <b>Chapter 3.3.1</b> ) | | 5 | 5 | DISABLE | Digital CMOS / TTL logic input for both channels A and B; logic input high disables both output channels Internal pull-down resistor (see <b>Chapter 3.4</b> ) | | 6 | 6 | N.C. | Not connected; keep pin floating | | 7 | - | N.C. | Not connected; keep pin floating | | 8 | 4 | SLDON | Default 3.3 V supply selected, if N.C. or connected to VDDI If SLDON pin is connected to GNDI, SLDO is activated and a supply voltage higher than 3.5 V can be used (see <b>Chapter 3.3.1</b> ) Internal pull-up resistor to VDDI; hard-wired PCB connection recommended | | 9 | 8 | GNDB | Ground for output channel B | | 10 | 9 | OUTB | Output gate driver for channel B | | 11 | 10 | VDDB | Supply voltage for output channel B It is recommended to place a bypass capacitor from VDDB to GNDB (see <b>Chapter 3.3.2</b> ) | | 12 | N.P. | N.C. | Not present; not connected; for channel-to-channel isolation | | 13 | - | N.C. | Not connected; for channel-to-channel isolation | | 14 | 11 | GNDA | Ground for output channel A | | 15 | 12 | OUTA | Output gate driver for channel A | | 16 | 13 | VDDA | Supply voltage for output channel A It is recommended to place a bypass capacitor from VDDA to GNDA (see <b>Chapter 3.3.2</b> ) | Pin configurations by device type # 2.2 Pin configuration for dual-channel input mode (with DISABLE, SLDOP, DTC) The pin configuration for the LGA-version with Dead Time Control (2EDF7235K) is outlined in Figure 3 Figure 3 Pin configuration dual-channel input mode (with DISABLE, SLDOP, DTC) for 2EDF7235K (Top view, Figure is not to scale) ## Pin configurations by device type For package drawing details see **Chapter 7 Package outline dimensions**. Table 3 Pin description for dual-channel input mode (with DISABLE, SLDOP, DTC) | Pin#<br>LGA | Symbol | Description | |-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | INA | Digital CMOS / TTL logic signal input for channel A with internal pull-down resistor to GNDI If channel is not used it is recommended to connect pin to GNDI (see <b>Chapter 3.4</b> ) | | 3 | INB | Digital CMOS / TTL logic signal input for channel B with internal pull-down resistor to GNDI If channel is not used it is recommended to connect pin to GNDI (see <b>Chapter 3.4</b> ) | | 7 | VDDI | Supply voltage (input side) 3.3 V (Internal SLDO available) It is recommended to place a bypass capacitor from VDDI to GNDI (see <b>Chapter 3.3.1</b> ) | | 1 | GNDI | Ground input side (all signals on input side are referenced to this pin) (see <b>Chapter 3.3.1</b> ) | | 5 | DISABLE | Digital CMOS / TTL logic input for both channels A and B Logic input high disables both output channels Internal pull-down resistor (see Chapter 3.4) | | 6 | DTC | Dead time control Programmable from 15 ns to 350 ns via resistor to GNDI see <b>Chapter 3.8 Dead Time Control</b> Internal pull-up resistor; no connection or connection to VDDI disables DTC functionality | | 4 | SLDOP | Default mode: supply voltage > 3.5V (with external shunt resistor), if pin N.C. or connected to VDDI If SLDOP pin is connected to GNDI SLDO Operation is deactivated, for use with 3.3 V supply on VDDI(see Chapter 3.3.1) Internal pull-up resistor to VDDI; hard-wired PCB connection recommended | | 8 | GNDB | Ground for output channel B | | 9 | OUTB | Output gate driver for channel B | | 10 | VDDB | Supply voltage for output channel B It is recommended to place a bypass capacitor from VDDB to GNDB (see <b>Chapter 3.3.2</b> ) | | - | N.P. | Not present; for channel-to-channel isolation creepage requirements | | 11 | GNDA | Ground for output channel A | | 12 | OUTA | Output gate driver for channel A | | 13 | VDDA | Supply voltage for output channel A It is recommended to place a bypass capacitor from VDDA to GNDA (see <b>Chapter 3.3.2</b> ) | **Functional description** # 3 Functional description ## 3.1 Block diagram A simplified functional block diagram for the EiceDRIVER™ 2EDi gate-driver family is given in Figure 4. Figure 4 EiceDRIVER™ 2EDi product family block diagram ## 3.2 Input-to-output isolation All EiceDRIVER™ 2EDi dual-channel isolated products are tested in accordance with their respective isolation class. - **2EDFx for functional isolation**, typically used as primary-side controlled galvanically isolated driver. Device part numbers: 2EDFxxxxK (2EDF7275K, 2EDF7235K) and 2EDFxxxxF (2EDF7275F, 2EDF7175F) - **2EDSx for reinforced safe isolation**, typically used as secondary-side controlled isolated gate driver. Device part numbers: 2EDSxxxxH (2EDS8165H, 2EDS8155H, 2EDS8255H and 2EDS8265H) In combination with the different package dimensions and material characteristics, e.g. WB DSO-16 wide-body (PG-DSO-16-30), NB DSO-16 narrow-body (PG-DSO-16-11) or LGA - 13 5mm x 5mm (PG-TFLGA-13-1) the maximum input-to-output and channel-to-channel creepage and clearance distances and the possible working voltages of the IC as a semiconductor component are defined (see **Table 17** to **Table 26**) Note: The achievable system isolation depends on PCB design, materials, manufacturing- and working environment. It is the customer's obligation to verify that the outlined semiconductor component isolation of the 2EDSx, 2EDFx device fits to application, manufacturing, working environment and end system saftey requirement standards. ## 2EDSx reinforced, 2EDFx functional isolated 4A/8A, 1A/2A gate drivers ### **Functional description** ### 3.2.1 Typical applications by isolation type Isolated gate drivers are typically deployed in the following applications. #### Table 4 | <b>Isolation type</b> | Potential applications | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Functional | <ul> <li>High-power hard-switching high-voltage PFC, Vienna Rectifier, Totem Pole PFC or<br/>Synchronous Rectification</li> <li>Driving switches with Kelvin source connection (4-pin package)</li> <li>Secondary-side control in low voltage isolated DC/DC topologies and brick converters</li> </ul> | | Reinforced | <ul> <li>Secondary-side control of high voltage SJ-MOSFETs in LLC or PS-ZVS</li> <li>Primary-side controlled synchronous rectification</li> <li>1 A / 2 A PWM data- / signal-coupler for local boost gate drivers</li> </ul> | ## 3.3 Supply voltages Three different power domains with independent internal power management are utilized to supply the input chip and the two output drivers. An undervoltage lockout functionality (UVLO) in each domain enables a defined startup and ensures a robust operation under all conditions. ## 3.3.1 Input-side power supply The input side is powered via VDDI with nominal 3.3 V. For using the device with a supply voltage > 3.5 V the on-chip switched low-dropout regulator (SLDO) must be activated and an external shunt resistor $R_{VDDI}$ has to be connected to VDDI. It is recommended to use a ceramic bypass capacitor (10 nF - 22 nF) between VDDI and GNDI. The SLDO is activated, if the pin SLDON is connected to GNDI. In devices with the inverted pin SLDOP (e.g. 2EDF7235K) the SLDO is active by default and will be deactivated if connected to GNDI. A hard-wired connection is recommended. The SLDO regulates the current through an external resistor $R_{\rm VDDI}$ connected between the external supply voltage $V_{\rm DD}$ and pin VDDI as depicted in **Figure 1** to generate the required voltage drop. For proper operation it has to be ensured that the current through $R_{\rm VDDI}$ always exceeds the maximum supply current $I_{\rm VDD}$ of the input chip (see **Figure 8**). Thus, $R_{VDDI}$ has to fulfill: $R_{VDDI} < (V_{DD} - 3.3) / I_{VDD, max}$ A typical choice for $V_{DD}$ = 12 V is $R_{VDDI}$ = 3 k $\Omega$ , resulting in sufficient margin between resistor current and VDDI operating current. Dynamic current peaks are eliminated by a blocking cap (10 to 22 nF) between VDDI and GNDI. The total power consumption of 2EDi is dominated by the output side and depends on switching frequency, gate resistor and gate charge, while for typical switching frequencies the input supply current stays relatively constant (see **Figure 7** to **Figure 8**) ## 3.3.2 Output-side power supply Each gate driver channel has to be powered separately. It is recommended to use a ceramic bypass capacitor (minimum value 20 x Ciss of MOSFET) from VDDA to GNDA and from VDDB to GNDB in close proximity to the device. The operating supply voltage can range from 4.5 V to 20 V for each gate drive channel. The minimum gate driver turn-on voltage is set by the device Undervoltage Lockout (UVLO) to protect the power MOSFETs from operating in the saturation region. Devices with 4 V and 8 V UVLO thresholds for the output supply are currently available (see Chapter 1.1.) ### **Functional description** #### Input configurations 3.4 The inputs INA and INB control two independent PWM channels. The input signal is transferred non-inverted to the corresponding gate driver outputs OUTA and OUTB. All inputs are compatible with LV-TTL threshold levels and provide a hysteresis of typ. 0.8 V. The hysteresis is independent of the supply voltage VDDI. The PWM inputs are internally pulled down to a logic low voltage level (GNDI). In case the PWM-controller signals have an undefined state during the power-up sequence, the gate driver outputs are forced to the "off"-state (low). If the DISABLE input is "high", this unconditionally drives both channel outputs to "low" regardless of the state of INA or INB. Table 5 Logic table | Inputs | | | | Gate Drive Outpu | | | | | | | |-------------|---|---------------|----------|----------------------------|---|-------------------------------|--|--|------|------| | DISABLE INA | | SABLE INA INB | | | | A INB UVLO UVLO output side1) | | | OUTA | ОИТВ | | Х | Х | Х | active | х | L | L | | | | | | Х | Х | Х | х | ch A/B active | L | L | | | | | | L | Х | L | inactive | ch A activ, ch B inactive | L | L | | | | | | L | Х | Н | inactive | ch A active, ch B inactive | L | Н | | | | | | L | L | Х | inactive | ch A inactive, ch B active | L | L | | | | | | L | Н | Х | inactive | ch A inactive, ch B active | Н | L | | | | | | Н | Х | Х | inactive | ch A/B inactive | L | L | | | | | | L | L | L | inactive | ch A/B inactive | L | L | | | | | | L | L | Н | inactive | ch A/B inactive | L | Н | | | | | | L | Н | Н | inactive | ch A/B inactive | Н | Н | | | | | <sup>1)</sup> Inactive means that VDD is above UVLO threshold voltage (normal operation) Active means that UVLO disables the gate driver output stages #### 3.5 **Driver outputs** The two rail-to-rail output stages, realized with complementary PMOS, NMOS transistors, are able to provide the necessary sourcing and sinking current and shoot-through protection and active current limitation have been implemented with a very low on-resistance (see Table 14). The use of a p-channel sourcing transistor PMOS is crucial for achieving true rail-to-rail behavior without any source follower voltage drop. Gate Drive Outputs OUTA, OUTB are held actively low in case of floating inputs or during startup or power down as long as the UVLO thresholds are not exceeded. **Functional description** #### **Undervoltage Lockout** 3.6 #### 3.6.1 Input-side UVLO During startup (rise of the input-side supply), as long as VDDI is below UVLO, no data is transferred to the output side. All gate driver outputs are held low (Safety Lock-down at startup). When VDDI exceeds the UVLO level, the PWM input signal is transferred to the output side. If the output side is ready (not in UVLO condition), the output reacts according to the logic input. At any time, if the VDDI voltage drops below the UVLO threshold, an immediate "switch-to-low" command is sent to all output channels. The gate driver outputs are held low (Safety Lock-down is active at missing VDDI supply). #### **Output-side UVLO** 3.6.2 The Undervoltage Lockout function (UVLO) ensures that the output can be switched to its high level only if the gate driver supply voltage exceeds the UVLO threshold voltage. Thus it can be guaranteed, that the power switch transistors always stay within their Safe Operating Area (SOA). Otherwise a too low driving voltage could cause the power MOSFET to enter its saturation (ohmic) region with potentially destructive power dissipation. The UVLO of each channel VDDA/VDDB is controlled independently. There is no feedback to the input side. #### 3.7 Data transmission input-side to output-side Coreless Transformer (CT) based communication modules situated on the input die are used for signal transfer between input and output devices. A proven high-resolution pulse repetition scheme in the transmitter combined with a watchdog time-out at the receiver side enables recovery from communication fails and ensures safe system shutdown in failure cases. #### **Dead Time Control** 3.8 Dead Time Control function (DTC) increases the propagation delay of the rising output voltage by a time $t_{DT}$ . This feature is used in half-bridge applications to prevent the switches from a shoot-through current due to overlapping or jitter on the PWM signals. If the DTC feature is available, it can be enabled by connecting a resistor from DTC to GND. If this pin is not connected or set to VDDI, DTC is disabled. Recommended DTC resistor (R $_{DTC}$ ) values are between 4.7 k $\Omega$ and 150 k $\Omega$ . $R_{\rm DTC}$ is related to $t_{\rm DT}$ by the formula: $R_{\rm DTC} [k\Omega] = (t_{\rm DT} [ns] - 3) / 1.8$ The resistor values and dead time delays are shown in **Table 16** and **Figure 14**. #### **Device characteristics** #### 4 **Device characteristics** The absolute maximum ratings are listed in **Table 6**. Stresses beyond these values may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### 4.1 **Absolute maximum ratings** Table 6 **Absolute maximum ratings** | Parameter | Symbol | ol Values | | | Unit | <b>Note or Test Condition</b> | |--------------------------------------|-------------------------------------------|-----------|------|-----------------------|-----------------|-----------------------------------------| | | | Min. | Тур. | Max. | | | | Positive input supply voltage | $V_{\mathrm{DDI}}$ | -0.3 | _ | 3.7 | V | _ | | Positive output supply voltage | $V_{ m DDA}$ / $V_{ m DDB}$ | -0.3 | - | 22 | V | - | | Voltage at pins INA, INB,<br>DISABLE | V <sub>IN</sub> | -0.3 | _ | 17 | V | - | | Voltage at pins DTC and TEST/SLDO | V <sub>DTC</sub> / V <sub>TEST/SLDO</sub> | -0.3 | _ | V <sub>DDI</sub> +0.3 | V | - | | Voltage at pins OUTA | $V_{OUT}$ | -0.3 | _ | V <sub>DDA</sub> +0.3 | V | Note <sup>1)</sup> | | Voltage at pins OUTB | $V_{OUT}$ | -0.3 | _ | V <sub>DDB</sub> +0.3 | V | Note 1) | | Reverse current peak at pins | I <sub>SRC_rev</sub> | -5 | - | - | A <sub>pk</sub> | < 500 ns <sup>2)</sup> | | OUTA, OUTB | I <sub>SNK_rev</sub> | - | - | 5 | A <sub>pk</sub> | | | Junction temperature | T <sub>J</sub> | -40 | - | 150 | °C | - | | Storage temperature | $T_{S}$ | -65 | _ | 150 | °C | - | | Soldering temperature | _ | - | _ | 260 | °C | Reflow / wave soldering <sup>3)</sup> | | ESD capability | V <sub>ESD</sub> | - | _ | 0.5 | kV | Charged Device Model (CDM) 4) | | ESD capability | V <sub>ESD</sub> | - | - | 2 | kV | Human Body Model<br>(HBM) <sup>5)</sup> | <sup>1)</sup> Voltage spikes resulting from reverse current peaks are allowed <sup>2)</sup> $I_{\text{SNK\_rev}} < -2 \text{ A or } I_{\text{SRC\_rev}} > 2 \text{ A may reduce lifetime}$ ; no limitation by design; parameter verified by design, not tested in production; max. power dissipation must be observed <sup>3)</sup> According to JESD22A111, wave soldering only DSO packages <sup>4)</sup> According to JESD22-002 <sup>5)</sup> According to JESD22-001 # 2EDSx reinforced, 2EDFx functional isolated 4A/8A, 1A/2A gate drivers #### **Device characteristics** #### Thermal characteristics 4.2 Table 7 Thermal characteristics at $T_{amb}$ = 25°C | Parameter | Symbol | | Values | Unit | Note or<br>Test Condition | | |----------------------------------------------------------|------------------------|-----------|--------|------|---------------------------|---| | | | Min. Typ. | | Max. | | | | PG-TFLGA-13-1 | , | | | | * | | | Thermal resistance junction-<br>ambient <sup>1)</sup> | R <sub>thJA25</sub> | - | 112 | _ | K/W | _ | | Thermal resistance junction-case (top) <sup>2)</sup> | R <sub>thJC25</sub> | - | 44 | - | K/W | _ | | Thermal resistance junction-board <sup>3)</sup> | R <sub>thJB25</sub> | _ | 66 | _ | K/W | _ | | Characterization parameter<br>junction-top <sup>4)</sup> | Ψ <sub>thJT25</sub> | _ | 7.7 | _ | K/W | - | | Characterization parameter junction-board <sup>4)</sup> | $\Psi_{\text{thJB25}}$ | - | 5.6 | - | K/W | - | | PG-DSO-16-30 | <u>'</u> | | | 1 | | | | Thermal resistance junction-<br>ambient <sup>1)</sup> | R <sub>thJA25</sub> | - | 59 | - | K/W | _ | | Thermal resistance junction-case (top) <sup>2)</sup> | R <sub>thJC25</sub> | _ | 32 | _ | K/W | - | | Thermal resistance junction-board <sup>3)</sup> | R <sub>thJB25</sub> | - | 33 | _ | K/W | - | | Characterization parameter function-top 4) | $\Psi_{\text{thJT25}}$ | - | 8.9 | - | K/W | _ | | Characterization parameter junction-board <sup>4)</sup> | $\Psi_{\text{thJB25}}$ | - | 7.7 | - | K/W | - | | PG-DSO-16-11 | <u>'</u> | | | 1 | | | | Thermal resistance junction-<br>ambient <sup>1)</sup> | R <sub>thJA25</sub> | - | 51 | _ | K/W | _ | | Thermal resistance junction-case (top) <sup>2)</sup> | R <sub>thJC25</sub> | - | 25 | _ | K/W | _ | | Thermal resistance junction-board <sup>3)</sup> | R <sub>thJB25</sub> | _ | 36 | - | K/W | - | | Characterization parameter unction-top <sup>4)</sup> | $\Psi_{\text{thJT25}}$ | - | 4.4 | _ | K/W | _ | | Characterization parameter junction-board <sup>4)</sup> | $\Psi_{thJB25}$ | - | 5.4 | - | K/W | - | <sup>1)</sup> Obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. <sup>2)</sup> Obtained by simulating a cold plate test on the package top. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. <sup>3)</sup> Obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in <sup>4)</sup> Estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining $R_{\rm th}$ , using a procedure described in JESD51-2a (sections 6 and 7). # 2EDSx reinforced, 2EDFx functional isolated 4A/8A, 1A/2A gate drivers ### **Device characteristics** #### 4.3 **Operating range** **Operating range** Table 8 | Parameter | Symbol | | Values | | Unit | Note or Test Condition | | |-----------------------------------------------|-------------------------------------------|------|--------|------|------|------------------------|--| | | = | Min. | Тур. | Max. | | | | | Input supply voltage | $V_{ extsf{DDI}}$ | 3.0 | _ | 3.5 | V | Min. defined by UVLO | | | Output supply voltage | $V_{ m DDA}$ / $V_{ m DDB}$ | 4.5 | - | 20 | V | Min. defined by UVLO | | | Logic input voltage at pins INA, INB, DISABLE | V <sub>IN</sub> | 0 | _ | 6.5 | V | _ | | | Voltage at pins DTC and SLDO | V <sub>DTC</sub> / V <sub>TEST/SLDO</sub> | 0 | _ | 3.5 | V | - | | | Junction temperature | $T_{J}$ | -40 | _ | 150 | °C | 1) | | | Ambient temperature | $T_{amb}$ | -40 | _ | 85 | °C | _ | | <sup>1)</sup> Continuous operation above 125°C may reduce lifetime. #### 4.4 **Electrical characteristics** Unless otherwise noted, min./max. values of characteristics are the lower and upper limits, respectively. They are valid within the full operating range. The supply voltage is $V_{DDA}$ , $V_{DDB}$ = 12 V and $V_{DDI}$ = 3.3 V. Typical values are given at $T_1 = 25$ °C. Table 9 Power supply (see Figure 7, Figure 8 and Figure 9) | Parameter | Symbol Values | | | Unit | Jnit Note or Test Condition | | |---------------------------------------------------------|---------------------------------------------|------|------|------|-----------------------------|--------------------------| | | | Min. | Тур. | Max. | | | | I <sub>VDDI</sub> quiescent current | I <sub>VDDIqu1</sub> | - | 1.4 | _ | mA | no switching | | I <sub>VDDA</sub> , I <sub>VDDB</sub> quiescent current | I <sub>VDDAqu2</sub> / I <sub>VDDBqu2</sub> | - | 0.6 | - | mA | Outx = low, no switching | Undervoltage Lockout V<sub>DDI</sub> (See Figure 11) Table 10 | Parameter | Symbol | | Values | | Unit | Note or Test Condition | | |------------------------------------------------------------------|---------------------|------|--------|------|------|------------------------|--| | | | Min. | Тур. | Max. | | | | | Undervoltage Lockout (UVLO) turn-on threshold V <sub>DDI</sub> | UVLO <sub>on</sub> | 2.75 | 2.85 | 2.95 | V | - | | | Undervoltage Lockout (UVLO) turn-off threshold V <sub>VDDI</sub> | UVLO <sub>off</sub> | - | 2.70 | _ | V | - | | | $\overline{\text{UVLO}}$ threshold hysteresis $V_{\text{DDI}}$ | UVLO <sub>hys</sub> | 0.1 | 0.15 | 0.2 | V | _ | | # 2EDSx reinforced, 2EDFx functional isolated 4A/8A, 1A/2A gate drivers ### **Device characteristics** Table 11 Undervoltage Lockout V<sub>DDA</sub>, V<sub>DDB</sub> 8 V-versions for standard MOSFETs (see Figure 12) | Parameter | Symbol | | Values | Unit | Note or | | |------------------------------------------------------------------------------|----------------------------|------|--------|------|---------|----------------| | | | Min. | Тур. | Max. | | Test Condition | | Undervoltage Lockout (UVLO) turn-on threshold $V_{\rm DDA}$ , $V_{\rm DDB}$ | UVLO_<br>CM <sub>on</sub> | 7.6 | 8.0 | 8.4 | V | - | | Undervoltage Lockout (UVLO) turn-off threshold $V_{\rm DDA}$ , $V_{\rm DDB}$ | UVLO_<br>CM <sub>off</sub> | - | 7.0 | _ | V | - | | UVLO threshold hysteresis V <sub>DDA</sub> , V <sub>DDB</sub> | UVLO_<br>CM <sub>hys</sub> | 0.7 | 1 | 1.3 | V | - | #### Undervoltage Lockout $V_{\rm DDA}$ , $V_{\rm DDB}$ 4 V-versions for logic-level MOSFETs (see Figure 12) Table 12 | Parameter | Symbol Values | | | | Unit | Note or | |------------------------------------------------------------------------------|------------------------------------------|------|------|------|------|-----------------------| | | = | Min. | Тур. | Max. | | <b>Test Condition</b> | | Undervoltage Lockout (UVLO) turn on threshold $V_{\rm DDA}$ , $V_{\rm DDB}$ | UVLO_ | 4.0 | 4.2 | 4.4 | V | _ | | Undervoltage Lockout (UVLO) turn off threshold $V_{\rm DDA}$ , $V_{\rm DDB}$ | CM <sub>on</sub> UVLO_ CM <sub>off</sub> | - | 3.9 | - | V | - | | UVLO threshold hysteresis $V_{\rm DDA}$ , $V_{\rm DDB}$ | UVLO_<br>CM <sub>hys</sub> | 0.2 | 0.3 | 0.4 | V | - | #### Table 13 Logic inputs INA, INB and DISABLE (see Figure 11) | Parameter | Symbol | | Values | Unit | Note or | | |-------------------------------------------|-------------------|------|--------|------|---------|-----------------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | Input voltage threshold for transition LH | V <sub>INH</sub> | 1.7 | 2.0 | 2.3 | V | - | | Input voltage threshold for transition HL | $V_{INL}$ | - | 1.2 | - | V | - | | Input voltage threshold hysteresis | $V_{\rm IN\_hys}$ | 0.4 | 0.8 | 1.2 | V | - | | Input pull-down resistor | R <sub>IN</sub> | - | 150 | _ | kΩ | - | Table 14 Static output characteristics 4 A/8 A devices (see Figure 10) | Parameter | Symbol | | Values | Unit | Note or | | |--------------------------------------------|---------------------|------|--------|------|---------|--------------------------| | | | Min. | Тур. | Max. | | <b>Test Condition</b> | | High-level (Sourcing) Output<br>Resistance | R <sub>on_SRC</sub> | 0.42 | 0.85 | 1.6 | Ω | I <sub>SNK</sub> = 50 mA | | Peak Sourcing Output Current | I <sub>SRC_pk</sub> | - | 4 | 1) | Α | _ | | Low-level (Sinking) Output Resistance | R <sub>on_SNK</sub> | 0.18 | 0.35 | 0.75 | Ω | I <sub>SRC</sub> = 50 mA | | Peak Sinking Output Current | I <sub>SNK_pk</sub> | 2) | -8 | - | Α | _ | <sup>1)</sup> Actively limited by design at approx. 5.2 A<sub>pk</sub>, parameter is not subject to production test - verified by design / characterization <sup>2)</sup> Actively limited by design at approx. -10.2 $A_{pk}$ , parameter is not subject to production test - verified by design / characterization # 2EDSx reinforced, 2EDFx functional isolated 4A/8A, 1A/2A gate drivers ### **Device characteristics** Static output characteristics 1 A / 2 A devices (see Figure 10) Table 15 | Parameter | Symbol Values | | | | | <b>Note or Test Condition</b> | | |--------------------------------------------|---------------------|------|------|------|---|-------------------------------|--| | | | Min. | Тур. | Max. | | | | | High-level (Sourcing) Output<br>Resistance | R <sub>on_SRC</sub> | 1.4 | 3.1 | 5.8 | Ω | I <sub>SNK</sub> = 50 mA | | | Peak Sourcing Output Current | I <sub>SRC_pk</sub> | - | 1 | 1) | Α | _ | | | Low-level (Sinking) Output<br>Resistance | R <sub>on_SNK</sub> | 0.6 | 1.2 | 2.5 | Ω | I <sub>SRC</sub> = 50 mA | | | Peak Sinking Output Current | I <sub>SNK_pk</sub> | 2) | -2 | _ | Α | _ | | <sup>1)</sup> Actively limited by design at approx. 1.3 $A_{pk}$ , parameter is not subject to production test - verified by design / characterization Dynamic characteristics (see Figure 5 and Figure 13), $T_{J,max}$ = 125°C Table 16 | Parameter | Symbol | | Values | | Unit | Note or Test Condition | | |------------------------------------------------------------|--------------------------------------------|------|--------|------------------|------|----------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | INA- /INB-to-output turn-on / -off propagation delay | $t_{ ext{PDon}}, \ t_{ ext{PDoff}}$ | 31 | 37 | 44 | ns | 4 A/8 A version $C_{LOAD} = 1.8 \text{ nF}$ | | | INA- /INB-to-output turn-on propagation delay | t <sub>PDon</sub> | 31 | 37 | 44 | ns | 1 A/2 A version $C_{LOAD} = 0.47 \text{ nF}$ | | | INA- /INB-to-output turn-off propagation delay | $t_{PDoff}$ | 29 | 35 | 44 | ns | 1 A/2 A version $C_{LOAD} = 0.47 \text{ nF}$ | | | DISABLE-to-output turn-on/ -off propagation delay | $t_{ ext{PDDISoff}}, \ t_{ ext{PDDISoff}}$ | - | _ | 100 | ns | - | | | Output turn-on propagation delay mismatch between channels | $\Delta t_{ ext{PDon}}$ | - | - | 3 | ns | INA, INB shorted | | | Rise time | $t_{rise}$ | _ | 6.5 | 12 <sup>1)</sup> | ns | _ | | | Fall time | $t_{fall}$ | _ | 4.5 | 8 <sup>1)</sup> | ns | _ | | | Minimum input pulse width that changes output state | t <sub>PW</sub> | _ | 18 | - | ns | - | | | Programmable dead time | $t_{DT}$ | - | 115 | _ | ns | with $R_{\rm DTC} = 62 \text{ k}\Omega$ | | <sup>1)</sup> Parameter verified by design, not tested in production <sup>2)</sup> Actively limited by design at approx. -2.6 $A_{pk}$ , parameter is not subject to production test - verified by design / characterization # 2EDSx reinforced, 2EDFx functional isolated 4A/8A, 1A/2A gate drivers #### **Device characteristics** ### 4.5 Functional and reinforced isolation specifications Each individual part number and package variant has its own safety isolation characteristic due to package dimension and respective isolation test voltages and methods applied. The table heading references each unique part number. For reinforced safety, the regulatory tests described in the component and system standards are applied by Infineon. For functional isolation, the outlined in-house test methods have been applied. As soon as the regulatory certificates are available, the reference and or documents will become available for public download on the Infineon website **www.infineon.com/2EDi** Note: Final creepage and clearance of component, must be verified in conjunction with PCB design layout and manufacturing choice like PCB material (CTI), stubs, graves, lacquer which might increase or reduce safety distances. Meeting the isolation requirements on system level is therefore the responsibility of the application owner. # 4.5.1 Functional isolation specifications # 4.5.1.1 Functional isolation of devices in PG-TFLGA-13-1 package The PG-TFLGA-13-1 package is available for 2EDF7275K and 2EDF7235K. The isolation related parameters are shown in **Table 17**, **Table 18** and **Table 19**; for a component with basic or reinforced safety approval, choose a different part number (e.g. **Chapter 4.5.2**: 2EDS8265H and 2EDS8165H) Table 17 Functional isolation input-to-output (PG-TFLGA-13-1) | Parameter | Symbol | | Values | | Unit | Note or Test Condition | |---------------------------------------------------|-------------------|------|--------|------|-----------------|----------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Functional isolation test voltage | V <sub>IO</sub> | 1500 | _ | - | V <sub>DC</sub> | Impulse test >10 ms, production tested | | Maximum isolation working voltage | $V_{\text{IOWM}}$ | 460 | _ | - | $V_{RMS}$ | according to IEC 60664-1<br>(PD 2; MG II) | | Package clearance | CLR | - | 3.4 | _ | mm | Shortest distance over air, from any input pin to any output pin | | Package creepage | CPG | - | 3.4 | _ | mm | Shortest distance over surface, from any input pin to any output pin | | Common Mode Transient<br>Immunity | CMTI | 150 | - | _ | V/ns | according to DIN V VDE<br>V0884-10/11, static and<br>dynamic test | | Non-destructive Common<br>Mode Transient Immunity | CMTI | 400 | _ | - | V/ns | sample tested <sup>1)</sup> | | Capacitance input-to-output | C <sub>IO</sub> | - | 2 | - | pF | - | | Resistance input-to-output | R <sub>IO</sub> | _ | >1000 | _ | МΩ | - | <sup>1)</sup> Parameter verified by design, not tested in production # 2EDSx reinforced, 2EDFx functional isolated 4A/8A, 1A/2A gate drivers #### **Device characteristics** Table 18 Package characteristics (PG-TFLGA-13-1) | Parameter | Symbol | Values | | | Unit | Note or Test Condition | |--------------------------------------------|--------|--------|------|------|------|--------------------------------------------| | | | Min. | Тур. | Max. | | | | Comparative Tracking Index of package mold | СТІ | 400 | - | 600 | V | according to DIN EN<br>60112 (VDE 0303-11) | | Material group | _ | - | П | - | _ | according to IEC 60112 | Table 19 Functional isolation channel-to-channel (PG-TFLGA-13-1) | Parameter | Symbol Values | | | | Unit | Note or Test Condition | |-----------------------------------|------------------------|------|------|------|--------------|-------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Functional isolation test voltage | V <sub>Ch2Ch-DC-</sub> | 650 | _ | - | $V_{\rm DC}$ | Impulse Test > 10 ms;<br>sample tested | | Package creepage | CPG | - | 1.0 | - | mm | Shortest distance over surface, from output pin Ch1-GND to output pin Ch2-VDD | ## 4.5.1.2 Functional isolation of devices in NB PG-DSO-16-11 package The PG-DSO-16-11 package is available for 2EDF7175F and 2EDF7275F. The isolation related parameters are shown in **Table 20**, **Table 21** and **Table 22** Table 20 Input-to-output isolation specification (NB PG-DSO-16-11) | Parameter | Symbol | mbol Values | | | | <b>Note or Test Condition</b> | |-----------------------------------------------------------------|-------------------|-------------|-------|------|-----------------|------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Functional isolation test voltage | V <sub>IO</sub> | 1500 | _ | - | V <sub>DC</sub> | Impulse test > 10 ms, sample tested | | Maximum isolation working voltage | $V_{\text{IOWM}}$ | 510 | _ | - | $V_{RMS}$ | according to IEC 60664-1 (PD2; MG II) <sup>1)</sup> | | Package clearance | CLR | _ | 4.0 | - | mm | Shortest distance over air, from any input pin to any output pin | | Package creepage | CPG | _ | 4.0 | _ | mm | Shortest distance over surface, from any input pin to any output pin <sup>2)</sup> | | Common Mode Transient<br>Immunity | CMTI | 150 | - | _ | V/ns | according to DIN V VDE<br>V0884-10/11, static and<br>dynamic test | | Non-destructive Common<br>Mode Transient Immunity <sup>2)</sup> | CMTI | 400 | _ | _ | V/ns | - | | Capacitance input-to-output <sup>1)</sup> | $C_{10}$ | _ | 2 | _ | pF | _ | | Resistance input-to-output <sup>1)</sup> | R <sub>IO</sub> | _ | >1000 | _ | МΩ | - | <sup>1)</sup> Parameter verified by design, not tested in production <sup>2)</sup> Surge pulse tests applied according to IEC60065-10.1 (Ed 8.0 2014) waveforms (1.2 µs slope, 50 µs decay) # 2EDSx reinforced, 2EDFx functional isolated 4A/8A, 1A/2A gate drivers ### **Device characteristics** Table 21 Package characteristics (NB PG-DSO-16-11) | Parameter | Symbol | Values | | | Unit | Note or Test Condition | |--------------------------------------------|--------|--------|------|------|------|--------------------------------------------| | | | Min. | Тур. | Max. | | | | Comparative Tracking Index of package mold | CTI | 400 | - | 600 | V | according to DIN EN 60112<br>(VDE 0303-11) | | Material group | _ | _ | II | _ | - | according to IEC 60112 | Table 22 Channel-to-channel isolation (NB PG-DSO-16-11) | Parameter | Symbol | Values | | | Unit | Note or Test Condition | |-----------------------------------|------------------------|--------|------|------|-----------------|-------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Functional isolation test voltage | V <sub>Ch2Ch-DC-</sub> | 1500 | - | - | V <sub>DC</sub> | Impulse Test >10 ms; sample tested | | Package Creepage | CPG | - | 2.5 | - | mm | Shortest distance over surface, from Output pin Ch1-GND to output pin Ch2-VDD | # 4.5.2 Reinforced isolation of devices in WB PG-DSO-16-30 package The PG-DSO-16-30 package is available for 2EDS8265H and EDS8165H. The isolation related parameters are shown in **Table 23** to **Table 27** Table 23 Input-to-output isolation specification according to DIN V, VDE0884-10 (2016-06) (certification planned)<sup>1)</sup> in WB PG-DSO-16-30 | Parameter | Symbol | | Values | | Unit | Note or Test Condition | | |-------------------------------------------|-------------------|------|--------|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | Maximum transient isolation voltage | V <sub>IOTM</sub> | 8000 | - | - | V <sub>pk</sub> | qualification for t = 60 s;<br>production test with<br>$V_{IOTM} > 10 \text{ kV}_{pk}$ for t = 1 s | | | Maximum repetitive peak isolation voltage | $V_{IORM}$ | 1420 | _ | _ | V <sub>pk</sub> | Time Dependent Dielectric<br>Breakdown test method | | | Maximum isolation working | $V_{\text{IOWM}}$ | 1420 | _ | - | $V_{DC}$ | | | | voltage | | 1000 | _ | - | $V_{RMS}$ | | | | Partial discharge voltage | $V_{ extsf{PD}}$ | 4500 | - | - | $V_{ m pk}$ | Test sequence: 10.2 k $V_{\rm pk}$ for t = 1 s followed by partial discharge 4.5 k $V_{\rm pk}$ > 1.875 x $V_{\rm IOWM}$ , Q <sub>PD</sub> < 5 pC; production test | | | Maximum surge isolation voltage | V <sub>IOSM</sub> | 6250 | _ | - | $V_{\rm pk}$ | $V_{\text{IOSM\_test}} = 1.6 \times V_{\text{IOSM}} > 10 \text{ kV}_{\text{pk}};$<br>sample tested <sup>2)</sup> | | | Package clearance | CLR | - | 8.0 | - | mm | from any input pin to any output pin | | | Package creepage | CPG | - | 8.0 | _ | mm | from any input pin to any output pin | | # 2EDSx reinforced, 2EDFx functional isolated 4A/8A, 1A/2A gate drivers ### **Device characteristics** Input-to-output isolation specification according to DIN V, VDE0884-10 (2016-06) (certification Table 23 planned)<sup>1)</sup> in WB PG-DSO-16-30 (cont'd) | Parameter | Symbol | | Values | | Unit | Note or Test Condition | |---------------------------------------------------|-----------------|------|--------|------|------|-------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Overvoltage category per IEC 60664-1 table F.1 | - | I | - | IV | | Rated mains voltage ≤ 150 V <sub>RMS</sub> | | | | I | _ | III | | ≤ 300 V <sub>RMS</sub> | | | | I | _ | П | | ≤ 600 V <sub>RMS</sub> | | Capacitance input-to-<br>output <sup>3)</sup> | C <sub>IO</sub> | - | 2 | _ | pF | - | | Resistance input-to-output <sup>3)</sup> | $R_{IO}$ | - | >1000 | _ | МΩ | - | | Common Mode Transient<br>Immunity | CMTI | 150 | - | _ | V/ns | input to each output channel; static & dynamic; sample test | | Non-destructive Common<br>Mode Transient Immunity | CMTI | 400 | _ | _ | V/ns | input to each output channel | <sup>1)</sup> VDE encompasses former VDE0884-10, IEC60747-5-5 (opto-coupler standard) Table 24 Reinforced isolation package characteristics (in WB PG-DSO-16-30) | Parameter | Symbol | | Values | | Unit | Note or Test Condition | |--------------------------------------------|--------|------|---------------|------|------|--------------------------------------------| | | | Min. | Тур. | Max. | | | | Comparative Tracking Index of package mold | CTI | 400 | _ | 600 | V | according to DIN EN 60112<br>(VDE 0303-11) | | Material group | - | - | II | - | - | according to IEC 60112 | | Pollution degree | - | - | 2 | - | - | _ | | Climatic category | _ | - | 40/125/<br>21 | _ | - | - | Reinforced input-to-output isolation according to UL1577 Ed 5<sup>1)</sup> (in WB PG-DSO-16-30) Table 25 | Parameter | Symbol | Values | | | Unit | Note or Test Condition | |-----------------------------|------------------|--------|------|------|------------------|---------------------------------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Withstand isolation voltage | V <sub>ISO</sub> | 5700 | - | - | V <sub>RMS</sub> | $V_{\rm ISO}$ = 5700 $kV_{\rm RMS}$ for<br>t = 60 s (qualification);<br>$V_{\rm ISO}$ > 1.2 x $V_{\rm RMS}$ = 6840 $V$ for<br>t = 1 s | <sup>1)</sup> certification planned <sup>2)</sup> Surge pulse tests applied according to IEC60065-10.1 (Ed 8.0 2014), 61000-4-5, 60060-1; waveforms (1.2 μs slope, 50 μs decay) <sup>3)</sup> see VDE certificate ### **Device characteristics** Table 26 Functional isolation channel-to-channel (in WB PG-DSO-16-30) | Parameter | Symbol | Values | | | Unit | Note or Test Condition | |-----------------------------------|------------------------|--------|------|------|-------------|-------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Functional isolation test voltage | V <sub>Ch2Ch-DC-</sub> | 1500 | - | - | $V_{ m DC}$ | Impulse Test >10 ms; sample tested | | Package creepage | CPG | 2.4 | 2.5 | 2.7 | mm | Shortest distance over surface, from Output pin Ch1-GND to output pin Ch2-VDD | #### **Safety-limiting values** 4.5.3 Table 27 Reinforced isolation safety-limiting values as outlined in VDE-0884-10/11 (WB PG-DSO-16-30) | Parameter | Side | | Values | | Unit | Note or Test Condition | |---------------------|-------------|------|--------|------|------|------------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Safety supply power | Input chip | _ | _ | 20.0 | mW | $R_{\rm thJA} = 59 \text{ K/W}^{1)},$ | | | Output A | _ | _ | 1050 | mW | $T_{\text{amb}} = 25^{\circ}\text{C},$ | | | Output B | _ | _ | 1050 | mW | $T_{\rm J} = 150^{\circ}$ C | | | Total | _ | _ | 2120 | mW | | | Safety supply | Output A | _ | - | 87.5 | mA | $R_{\rm thJA} = 59 \text{ K/W}^{1)},$ | | currents | Output B | - | - | 87.5 | mA | $V_{\rm DDA}/V_{\rm DDB} = 12 \text{ V},$<br>$T_{\rm amb} = 25^{\circ}\text{C}, T_{\rm J} = 150^{\circ}\text{C}$ | | | Output A | - | _ | 53.5 | mA | $R_{\rm thJA} = 59 \text{ K/W},$ | | | Output B | - | _ | 53.5 | mA | $V_{\rm DDA}/V_{\rm DDB} = 20 \text{ V},$<br>$T_{\rm amb} = 25^{\circ}\text{C}, T_{\rm J} = 150^{\circ}\text{C}$ | | Safety temperature | $T_{\rm s}$ | _ | _ | 150 | °C | $T_{\rm s} = T_{\rm J,max}$ | <sup>1)</sup> Calculated with the R<sub>th</sub> of WB-DSO-16-30 package (see **Table 7**) According to VDE0884-10 and UL1577, safety-limiting values define the operating conditions under which the isolation barrier can be guaranteed to stay unaffected. This corresponds with the maximum allowed junction temperature, as temperature-induced failures might cause significant overheating and eventually damage the isolation barrier. # 2EDSx reinforced, 2EDFx functional isolated 4A/8A, 1A/2A gate drivers **Timing diagrams** #### **Timing diagrams** 5 Figure 5 depicts rise, fall and delay times for 2EDi 4 A/8 A. Besides, the effect of an activated dead time control (resistor connected to pin DTC) is indicated. Figure 5 Propagation delays, rise, fall and dead time Figure 6 illustrates the Undervoltage Lockout function for the output supplies. Figure 6 **Output UVLO behavior (output state high)** **Typical characteristics** #### **Typical characteristics** 6 $VDDA = VDDB = 12 \text{ V}, VDDI = 3.3 \text{ V}, \\ T_{amb} = 25 ^{\circ}\text{C}, \\ 2 \text{EDF7235K} \text{ ( PG-TFLGA-13-1 ) and no load unless otherwise noted.}$ Figure 7 **Supply current VDDI** Figure 8 **Supply current VDDA, VDDB** # 2EDSx reinforced, 2EDFx functional isolated 4A/8A, 1A/2A gate drivers Figure 9 Supply current VDDA, VDDB (with / without load) Figure 10 **Output resistance** Figure 11 Logic input thresholds and VDDI UVLO Figure 12 VDDA/B UVLO (4 V and 8 V) Figure 13 Propagation delay and rise / fall time Figure 14 Dead time control: rising edge delay vs $R_{DTC}$ # 2EDSx reinforced, 2EDFx functional isolated 4A/8A, 1A/2A gate drivers Figure 15 Thermal derating curves ### **Package outline dimensions** #### **Package outline dimensions** 7 The following package versions are available. - an NB PG-DSO-16-11 package with typ. 4 mm creepage input to output - an area optimized 5 x 5 mm<sup>2</sup> PG-TFLGA-13-1 - a WB PG-DSO-16-30 package with typ. 8 mm creepage input to output Note: For further information on package types, recommendation for board assembly, please go to: www.infineon.com/2EDi #### 7.1 **Device numbers and markings** Table 28 **Device numbers and markings** | Part number | Orderable part number (OPN) | Device marking | |-------------|-----------------------------|----------------| | 2EDF7275F | 2EDF7275FXUMA1 | 2F7275A | | 2EDF7175F | 2EDF7175FXUMA1 | 2F7175A | | 2EDF7275K | 2EDF7275KXUMA1 | 2F7275A | | 2EDF7235K | 2EDF7235KXUMA1 | 2F7375A | | 2EDS8265H | 2EDS8265HXUMA1 | 2\$8265A | | 2EDS8165H | 2EDS8165HXUMA1 | 2\$8165A | #### 7.2 Package PG-DSO-16-11 Figure 16 PG-DSO-16-11 outline # **Package outline dimensions** Figure 17 PG-DSO-16-11 footprint Figure 18 PG-DSO-16-11 packaging ## **Package outline dimensions** ## 7.3 Package PG-DSO-16-30 Figure 19 PG-DSO-16-30 outline Figure 20 PG-DSO-16-30 footprint # 2EDSx reinforced, 2EDFx functional isolated 4A/8A, 1A/2A gate drivers ## Package outline dimensions Figure 21 PG-DSO-16-30 packaging # 7.4 Package PG-TFLGA-13-1 Figure 22 PG-TFLGA-13-1 outline ## **Package outline dimensions** Figure 23 PG-TFLGA-13-1 footprint Figure 24 PG-TFLGA-13-1 packaging # **Revision history** | Page or Item | Subjects (major changes since previous revision) | | | | | | |--------------------------------|--------------------------------------------------|--|--|--|--|--| | Rev. 2.0 Datasheet, 2018-06-04 | | | | | | | | | Initial data sheet available | | | | | | | Rev. 1.0 Prelimina | ary datasheet, 2017-11-28 | | | | | | | | General update on all pages | | | | | | #### **Trademarks of Infineon Technologies AG** All referenced product or service names and trademarks are the property of their respective owners. Edition 2018-06-04 Published by Infineon Technologies AG 81726 Munich, Germany © 2018 Infineon Technologies AG. All Rights Reserved. Do you have a question about any aspect of this document? Email: erratum@infineon.com **Document reference** ### IMPORTANT NOTICE The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### WARNINGS Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.