# Fast 150V Protected High Side NMOS Static Switch Driver ### **FEATURES** - Wide Operating V<sub>IN</sub>: 3.5V to 135V (150V Abs Max) - 1 $\Omega$ Pull-Down, 2.2 $\Omega$ Pull-Up for Fast Turn-On and Turn-Off Times with 35ns Propagation Delays - Internal Charge Pump for 100% Duty Cycle - Short-Circuit Protected - Adjustable Current Trip Threshold (LTC7000) - Current Monitor Output (LTC7000) - Automatic Restart Timer - Open-Drain Fault Flag - Adjustable Turn-On Slew Rate - Gate Driver Supply from 3.5V to 15V - Adjustable V<sub>IN</sub> Undervoltage and Overvoltage Lockouts (LTC7000) - Adjustable Driver Supply V<sub>CC</sub> Undervoltage Lockout - Low Shutdown Current: 1µA - CMOS Compatible Input - Thermally Enhanced, High Voltage Capable 16-Lead MSOP Packages ### **APPLICATIONS** - Static Switch Driver - Load and Supply Switch Driver - Electronic Valve Driver - High Frequency High Side Gate Driver ### DESCRIPTION The LTC®7000/LTC7000-1 is a fast high side N-channel MOSFET gate driver that operates from input voltages up to 135V. It contains an internal charge pump that fully enhances an external N-channel MOSFET switch, allowing it to remain on indefinitely. Its powerful driver can easily drive large gate capacitances with very short transition times, making it well suited for both high frequency switching applications or static switch applications that require a fast turn-on and/or turn-off time. When an internal comparator senses that the switch current has exceeded a preset level, a fault flag is asserted and the switch is turned off after a period of time set by an external timing capacitor. After a cooldown period, the LTC7000/LTC7000-1 automatically retries. The LTC7000/LTC7000-1 is available in the thermally-enhanced 16-lead MSOP packages. | | LTC7000 | LTC7000-1 | |--------------------------------------------------|-----------------------|---------------------------| | Package | 16-Lead MSOP<br>MSE16 | 16-Lead MSOP<br>MSE16(12) | | High Voltage Pin Spacing | 0.157mm | 0.657mm | | RUN/OVLO/I <sub>SET</sub> /I <sub>MON</sub> Pins | Yes | No | \_CT, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Analog Devices, Inc. All other trademarks are the property of their respective owners. ### TYPICAL APPLICATION #### High Side Switch with 100% Duty Cycle and Overcurrent Protection ### **Turn-On Transient Waveform** 7000fa ### **ABSOLUTE MAXIMUM RATINGS** (Note 1) | Supply Voltages | | |-----------------------------|---------------| | V <sub>IN</sub> | –0.3V to 150V | | BST-TS | 0.3V to 15V | | V <sub>CC</sub> | 0.3V to 15V | | TS Voltage | | | BST, SNS+ and SNS- Voltages | 0.3V to 150V | | SNS+ - SNS | 0.3V to +0.3V | | INP Voltage | 6V to 15V | | Driver Outputs TGUP, TGDN | (Note 7) | | TIMER, FAULT, Voltages | 0.3V to 15V | | V <sub>CCUV</sub> Voltage | 0.3 to 6V | | | | | RUN Voltage (LTC7000) | 0.3V to 150V | |----------------------------------------------------------------|-------------------| | I <sub>SET</sub> , I <sub>MON</sub> , OVLO Voltages (LTC7000). | 0.3V to 6V | | Operating Junction Temperature Rang | e (Notes 2, 3, 4) | | LTC7000E, LTC7000E-1, LTC7000I, | | | LTC7000I-1 | 40°C to 125°C | | LTC7000H, LTC7000H-1 | 40°C to 150°C | | LTC7000MP, LTC7000MP-1 | –55°C to 150°C | | Storage Temperature Range | 65°C to 150°C | | Lead Temperature (Soldering, 10 sec) | | | MSOP Package | 300°C | | | | ### PIN CONFIGURATION # ORDER INFORMATION http://www.linear.com/product/LTC7000#orderinfo | LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE | |--------------------|----------------------|---------------|----------------------|-------------------| | LTC7000EMSE#PBF | LTC7000EMSE#TRPBF | 7000 | 16-Lead Plastic MSOP | -40°C to 125°C | | LTC7000IMSE#PBF | LTC7000IMSE#TRPBF | 7000 | 16-Lead Plastic MSOP | -40°C to 125°C | | LTC7000HMSE#PBF | LTC7000HMSE#TRPBF | 7000 | 16-Lead Plastic MSOP | -40°C to 150°C | | LTC7000MPMSE#PBF | LTC7000MPMSE#TRPBF | 7000 | 16-Lead Plastic MSOP | -55°C to 150°C | | LTC7000EMSE-1#PBF | LTC7000EMSE-1#TRPBF | 7000-1 | 16-Lead Plastic MSOP | -40°C to 125°C | | LTC7000IMSE-1#PBF | LTC7000IMSE-1#TRPBF | 7000-1 | 16-Lead Plastic MSOP | -40°C to 125°C | | LTC7000HMSE-1#PBF | LTC7000HMSE-1#TRPBF | 7000-1 | 16-Lead Plastic MSOP | -40°C to 150°C | | LTC7000MPMSE-1#PBF | LTC7000MPMSE-1#TRPBF | 7000-1 | 16-Lead Plastic MSOP | -55°C to 150°C | Consult LTC Marketing for parts specified with wider operating temperature ranges. \*Temperature grades are identified by a label on the shipping container. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix. **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ (Note 2). $V_{IN} = V_{SNS} + = 10V$ , $V_{CC} = V_{BST} = 10V$ , $V_{TS} = GND = 0V$ , unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--------------------------|----------------------------------|----------------------------|----------------| | Input Sup | plies | | | | | | | | $\overline{V_{IN}}$ | Input Voltage Operating Range | | | 3.5 | | 150 | V | | | TS Operating Voltage Range | | | 0 | | 135 | V | | | SNS+/- Input Voltage Range | Independent of V <sub>IN</sub> | | 3.5 | | 150 | V | | | Total Supply Current (Note 8) ON Mode Sleep Mode Shutdown Mode | $C_{VCC} = 1\mu F, V_{BST-TS} = 13V,$<br>$V_{INP} = 4V, V_{RUN} = 2V$<br>$V_{INP} = 0.4V, V_{RUN} = 2V$<br>$V_{RUN} = 0V (LTC7000)$ | • | | 60<br>37<br>1 | 85<br>60<br>3 | μΑ<br>μΑ<br>μΑ | | | V <sub>IN</sub> DC Supply Current (Note 5)<br>ON Mode<br>Sleep Mode<br>Shutdown Mode | $C_{VCC} = 1\mu F, V_{BST-TS} = 13V, \ V_{INP} = 4V, V_{RUN} = 2V \ V_{INP} = 0.4V, V_{RUN} = 2V \ V_{RUN} = 0V (LTC7000)$ | | | 35<br>25<br>1 | | μΑ<br>μΑ<br>μΑ | | | SNS+ Current | $V_{INP} = 4V, V_{RUN} = 2V$<br>$V_{INP} = 0.4V, V_{RUN} = 2V$<br>$V_{RUN} = 0V (LTC7000)$ | | | 21<br>12<br>0 | | μΑ<br>μΑ<br>μΑ | | | SNS <sup>-</sup> Current | $V_{INP} = 4V, V_{RUN} = 2V$<br>$V_{INP} = 0.4V, V_{RUN} = 2V$<br>$V_{RUN} = 0V (LTC7000)$ | | | 4<br>0<br>0 | 6 | μΑ<br>μΑ<br>μΑ | | | V <sub>CC</sub> LDO Output Voltage | $C_{VCC} = 1\mu F$ , $V_{IN} = 12V$ | | | 10 | | V | | | V <sub>CC</sub> LDO Dropout Voltage (V <sub>IN</sub> -V <sub>CC</sub> ) | $V_{IN} = 6V$ , $I_{VCC} = -1 \text{ mA}$ | | | 0.2 | | V | | V <sub>CC</sub><br>UVLO | V <sub>CC</sub> Undervoltage Lockout | $V_{CCUV} = OPEN, V_{IN} = V_{CC}$ $V_{CC}$ Rising $V_{CC}$ Falling Hysteresis $V_{CCUV} = 0V, V_{IN} = V_{CC}$ | •• | 6.5<br>5.8 | 7.0<br>6.4<br>600 | 7.5<br>6.9 | V<br>V<br>mV | | | | V <sub>CC</sub> Rising V <sub>CC</sub> Falling Hysteresis V <sub>CCUV</sub> = 1.5V, V <sub>IN</sub> = V <sub>CC</sub> V <sub>CC</sub> Rising V <sub>CC</sub> Falling | • | 3.1<br>2.8<br>9.7<br>9.1 | 3.5<br>3.2<br>300<br>10.5<br>9.9 | 3.7<br>3.4<br>10.9<br>10.3 | V<br>V<br>mV | | D. status | Land Complet (DOT TO) | Hysteresis | | | 600 | | mV | | | ped Supply (BST-TS) | N N N 71/1 0:4 | | | | 4.4 | T 7/ | | V <sub>BST-TS</sub> | V <sub>TG</sub> Above V <sub>TS</sub> with INP = 3V (DC) | $V_{IN} = V_{CC} = V_{TS} = 7V$ , $I_{BST} = 0\mu A$<br>$V_{IN} = V_{CC} = V_{TS} = 10V$ , $I_{BST} = 0\mu A$<br>$V_{IN} = V_{TS} = 135V$ , $I_{BST} = 0\mu A$ | • | 9<br>10<br>10 | 11<br>12<br>12 | 14<br>14<br>14 | V<br>V<br>V | | | Charge Pump Output Current | V <sub>TS</sub> = 20V, V <sub>BST-TS</sub> = 10V | • | -15 | -30 | | μА | | | BST-TS Floating UVLO | BST-TS Rising<br>BST-TS Falling | | | 3.1<br>2.8 | | V | | Output Ga | ate Driver (TG) | | | | | | | | | TG Pull-Up Resistance | V <sub>IN</sub> = V <sub>BST</sub> = 12V | • | | 2.2 | 7 | Ω | | | TG Pull-Down Resistance | V <sub>IN</sub> = V <sub>BST</sub> = 12V | • | | 1 | 4 | Ω | | t <sub>r</sub> | Output Rise Time | 10% to 90%, CL = 1nF<br>10% to 90%, CL = 10nF | | | 13<br>90 | | ns<br>ns | | t <sub>f</sub> | Output Fall Time | 10% to 90%, CL = 1nF<br>10% to 90%, CL = 10nF | | | 13<br>40 | | ns<br>ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Input to Output Propagation Delay | V <sub>INP</sub> Rising, CL = 1nF<br>V <sub>INP</sub> Falling, CL = 1nF | • | | 35<br>35 | 70<br>70 | ns<br>ns | **ELECTRICAL CHARACTERISTICS** The • denotes the specific $\alpha$ tions which apply over the specified operating junction temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ (Note 2). $V_{IN} = V_{SNS} + = 10V$ , $V_{CC} = V_{BST} = 10V$ , $V_{TS} = GND = 0V$ , unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | ТҮР | MAX | UNITS | |------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------|---------------------|----------------|--------------| | Operation | 1 | | | | | | | | V <sub>IH</sub><br>V <sub>IL</sub> | Input Threshold Voltages | V <sub>INP</sub> Rising<br>V <sub>INP</sub> Falling<br>Hysteresis | • | 1.7<br>1.3 | 2<br>1.6<br>400 | 2.2<br>1.8 | V<br>V<br>mV | | | Input Pull-Down Resistance | V <sub>INP</sub> = 1V | | | 1 | | MΩ | | | RUN and OVLO Pin Threshold Voltages | Rising<br>Falling<br>Hysteresis | | 1.16<br>1.05 | 1.21<br>1.10<br>110 | 1.26<br>1.15 | V<br>V<br>mV | | | RUN and OVLO Leakage Current | V <sub>RUN</sub> = 1.3V, V <sub>OVLO</sub> = 1.3V | • | -100 | 0 | 100 | nA | | | TIMER Threshold Voltage | V <sub>TIMER</sub> Rising to V <sub>FAULT</sub> Going Low | | 1.25 | 1.3 | 1.35 | V | | | TIMER Early Warning Voltage | V <sub>FAULT</sub> Going Low to (TG-TS) Going Low | | 75 | 100 | 125 | mV | | | TIMER Pin Fault Pull-Up Current | V <sub>TIMER</sub> = 1.0V, I <sub>SET</sub> = OPEN | • | -115 | -100 | -80 | μА | | | TIMER Pin Pull-Down Current | $V_{TIMER} = 0.6V I_{SET} = OPEN$<br>$\Delta V_{SNS} = 0mV$ | • | 2.0 | 2.5 | 3.0 | μА | | | FAULT Output Low Voltage | I <sub>FAULT</sub> = 1mA | • | | 0.2 | 0.5 | V | | | FAULT Leakage Current | V <sub>FAULT</sub> = 5V | • | -100 | 0 | 100 | nA | | $\Delta V_{TH}$ | Current Sense Threshold Voltage $\Delta V_{SNS} = (V_{SNS} + - V_{SNS} -)$ | I <sub>SET</sub> = OPEN or LTC7000-1<br>V <sub>ISET</sub> = 1.2V (LTC7000 Only)<br>V <sub>ISET</sub> = 0V (LTC7000 Only) | • | 22<br>54<br>15 | 30<br>60<br>20 | 36<br>64<br>24 | mV | | D | Retry Duty Cycle | $\Delta V_{SNS} = 200 \text{mV}$<br>$C_{TIMER} = 1 \text{nF}$ | • | | 0.06 | 0.1 | % | | | I <sub>SET</sub> (LTC7000 Only) and V <sub>CCUV</sub> Pull-Up Current | V <sub>ISET</sub> = 1.0V, V <sub>CCUV</sub> = 1.0V | | -11.3 | -10 | -8.7 | μА | | | I <sub>MON</sub> Output Voltage (LTC7000 Only) | $\begin{array}{l} \Delta V_{SNS} = 60 mV, \ V_{TIMER} = 0V, \ V_{INP} = 3.5V \\ \Delta V_{SNS} = 30 mV, \ V_{TIMER} = 0V, \ V_{INP} = 3.5V \end{array}$ | • | 1.12 | 1.2<br>0.6 | 1.28 | V | | | Over-Current to TG Low Propagation Delay | $\Delta V_{SNS}$ Step 10mV to 50mV, I <sub>SET</sub> = 0PEN, $V_{TIMER} = V_{CC}$ , $V_{INP} = 3.5$ V | | | 70 | | ns | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** The LTC7000/LTC7000-1 is tested under pulsed load conditions such that $T_J \approx T_A$ . The LTC7000E/LTC7000E-1 is guaranteed to meet performance specifications from 0°C to 85°C. Specifications over the $-40^{\circ}\text{C}$ to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC7000I/LTC7000I-1 is guaranteed over the $-40^{\circ}\text{C}$ to 125°C operating junction temperature range, the LTC7000H/LTC7000H-1 is guaranteed over the $-40^{\circ}\text{C}$ to 150°C operating junction temperature range and the LTC7000MP/LTC7000MP-1 is tested and guaranteed over the $-55^{\circ}\text{C}$ to 150°C operating junction temperature range. High junction temperatures degrade operating lifetimes; operating lifetime is derated for junction temperatures greater than 125°C. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors. **Note 3:** The junction temperature $(T_J, \text{ in }^{\circ}C)$ is calculated from the ambient temperature $(T_A, \text{ in }^{\circ}C)$ and power dissipation $(P_D, \text{ in Watts})$ according to the formula: $$T_J = T_A + (P_D \bullet \theta_{JA})$$ , where $\theta_{JA}$ is 45°C/W. **Note 4:** This IC includes over temperature protection that is intended to protect the device during momentary overload conditions. The maximum rated junction temperature will be exceeded when this protection is active. Operation above the specified absolute maximum operating junction temperature may impair device reliability or permanently damage the device. **Note 5:** Dynamic supply current is higher due to the gate charge being delivered at the switching frequency. See Applications Information. **Note 6:** For application concerned with pin creepage and clearance distances at high voltages, the MSE16(12) variation package should be used. See Applications Information. **Note 7:** Do not apply a voltage or current source to these pins. They must be connected to capacitive loads only; otherwise permanent damage may occur. **Note 8:** Total supply current is the sum of the current into the $V_{IN}$ , SNS<sup>+</sup> and SNS<sup>-</sup> pins. # TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25^{\circ}C$ , unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25^{\circ}C$ , unless otherwise noted. ### PIN FUNCTIONS (LTC7000/LTC7000-1) **RUN (Pin 1/NA):** Run Control Input. A voltage on this pin above 1.2V enables normal operation. Forcing this pin below 0.7V shuts down the LTC7000, reducing quiescent current to approximately $1\mu A$ . Optionally connect to the input supply through a resistive divider to set the undervoltage lockout. $V_{IN}$ (Pin 2/Pin 1): Main Supply Pin. A bypass capacitor with a minimum value of 0.1 $\mu$ F should be tied between this pin and GND. $V_{CC}$ (Pin 3/Pin 3): Output of internal LDO and power supply for gate drivers and internal circuitry. Decouple this pin to GND with a minimum 1.0µF low ESR ceramic capacitor. Do not use the $V_{CC}$ pin for any other purpose. $V_{CC}$ can be overdriven from an external high efficiency source for high frequency switching applications that require higher power delivered to the external MOSFET. Do not connect $V_{CC}$ to a voltage greater than $V_{IN}$ . $V_{CCUV}$ (Pin 4/Pin 5): $V_{CC}$ Supply Undervoltage Lockout. A resistor on this pin sets the reference for the Gate Drive undervoltage lockout. The voltage on this pin in the range of 0.4V to 1.5V is multiplied by 7 to be the undervoltage lockout for the Gate Drive ( $V_{CC}$ pin). Short to ground to set the minimum gate drive UVLO of 3.5V. Leave open to set gate drive UVLO to 7.0V **FAULT** (Pin 5/Pin 6): Open Drain Fault Output. This pin pulls low after the voltage on the TIMER pin has reached the fault threshold of 1.3V. It indicates the pass transistor is about to turn off due to an overcurrent condition. The typical pull-down impedance is $200\Omega$ . The FAULT pin does not go to a high-impedance state until the overcurrent condition and the TIMER cooldown period expire. If the TIMER pin is pulled above 3.5V, the TIMER function is disabled. In this state this pin pulls low when the V<sub>TGUP-TS</sub> signal is driven high. **TIMER (Pin 6/Pin 7):** Fault Timer Input. A timing capacitor, CT, from the TIMER pin to GND sets the times for fault warning, fault turn off and retry periods (see Applications Information). When the TIMER pin is connected to a voltage higher than 3.5V, an overcurrent condition will immediately pull the TGDN pin to TS. TGUP will not go high again until the fault condition is reset by the INP pin going low and then back high. INP (Pin 7/Pin 8): Input Signal. CMOS compatible input reference to GND that sets the state of TGDN and TGUP pins (see Applications Information). INP has an internal $1M\Omega$ pull-down to GND to keep TGDN pulled to TS during startup transients. **OVLO** (Pin 8/NA): Overvoltage Lockout Input. Connect to the input supply through a resistor divider to set the overvoltage lockout level. A voltage on this pin above 1.21V causes TGDN to be pulled to TS. Normal operation resumes when the voltage on this pin decreases below 1.11V. Triggering an OVLO causes a fault condition. OVLO should be tied to GND when not used. **I**<sub>SET</sub> (**Pin 9/NA**): Current Trip Threshold Set. A resistor on this pin to GND sets the peak current threshold. The voltage on this pin (internally clamped between 0.4V and 1.5V) is divided by 20 to be the current comparator reference. Short to GND for minimum peak current (20mV $\Delta V_{TH}$ ). Leave open for an accurate peak current (30mV $\Delta V_{TH}$ ). **I<sub>MON</sub>** (**Pin 10/NA**): Current Monitor. The voltage on this pin with respect to GND represents the voltage across the sense resistor multiplied by 20. The range on this pin is 0V to 1.5V. **TGDN (Pin 11/Pin 9):** High Current Gate Driver Pull-Down. This pin pulls down to TS. For the fastest turn-off, tie this pin directly to the gate of the external high side MOSFET. **TGUP** (Pin 12/Pin 10): High Current Gate Driver Pull-Up. This pin pulls up to BST. Tie this pin to TGDN for maximum gate drive transition speed. A resistor can be connected between this pin and the gate of the external MOSFET to control the in-rush current during turn-on. See Applications Information. **TS (Pin 13/Pin 11):** Top (High Side) source connection or GND if used in ground referenced applications. **BST (Pin 14/Pin 12):** High Side Bootstrapped Supply. An external capacitor with a minimum value of $0.1\mu F$ should be tied between this pin and TS. Voltage swing on this pin is 12V to $(V_{IN}+12V)$ . ### PIN FUNCTIONS SNS<sup>-</sup> (Pin 15/Pin 14), SNS<sup>+</sup> (Pin 16/Pin 16): Current Sense Comparator Input. Place a sense resistor in series with the drain of the external MOSFET to set the peak current. The SNS<sup>-</sup> pin is connected to the drain side of the sense resistor. Use a Kelvin connection from the SNS<sup>+</sup> and SNS<sup>-</sup> pins to the sense resistor. The current comparator trip threshold voltage, $\Delta V_{TH}$ is the $I_{SET}$ voltage divided by 20. The trip threshold is internally clamped to a minimum of 20mV and a maximum of 75mV. If $I_{SET}$ is open or greater than 2.0V, $\Delta V_{TH}$ is set internally to 30mV. **GND (Exposed Pad Pin 17):** Ground. The exposed pad must be soldered to the PCB for rated electrical and thermal performance. # **BLOCK DIAGRAM** ### TIMING DIAGRAM # **OPERATION** (Refer to Block Diagram) The LTC7000/LTC7000-1 is designed to receive a ground-referenced, low voltage digital input signal, INP and quickly drive and protect a high side N-channel power MOSFET whose drain can be up to 150V above ground. The LTC7000/LTC7000-1 is capable of driving a 1nF load using a 12V bootstrapped supply voltage (V<sub>BST</sub>-V<sub>TS</sub>) with 35ns of propagation delay and fast rise/fall times. The high gate drive voltage reduces external power losses associated with external MOSFET on-resistance. The strong drivers not only provide fast turn on and off times but hold the TGUP and TGDN to TS voltages in the desired state in the presence of high slew rate transients which can occur driving inductive loads at high voltages. ### **Overcurrent Protection** The LTC7000/LTC7000-1 protects a high side N-channel MOSFET from an overcurrent condition by monitoring the voltage across an external sense resistor placed in series with the drain of an external MOSFET and forcing the external MOSFET to turn off by pulling TGDN to TS when the voltage across the sense resistor, $\Delta V_{SNS}$ , exceeds the current comparator threshold voltage, $\Delta V_{TH}$ , after a period of time set by the timing capacitor, $C_T$ . When an overcurrent condition is detected with $I_{SET}$ open, $\Delta V_{TH}$ is internally programmed to a low value of 30mV minimizing the external conduction loss associated with current sensing by allowing the use of lower value sense resistors. A resistor placed between $I_{SET}$ and ground allows $\Delta V_{TH}$ to be programmed from 20mV to 75mV. An adjustable fault and overcurrent timer is enabled by placing a capacitor, $C_T$ from the TIMER pin to ground and allows the load to continue functioning during brief overcurrent transient events while protecting the MOSFET from long periods of high currents. An external fault flag is available which can warn of an impending MOSFET turn off. A fast turn-off mode where TGDN is immediately pulled to TS due to an overcurrent is available by connecting the TIMER pin to $V_{CC}$ . ### **Current Monitor (LTC7000 Only)** The LTC7000 provides an output voltage referenced to ground on the $I_{MON}$ pin that reflects the current flowing through the external sense resistor connected between SNS+ and SNS- while TGUP is high. The voltage on $I_{MON}$ is the voltage difference between the SNS+ and SNS- pins multiplied by 20x and referenced to ground with a range of 0V to 1.5V. The $I_{MON}$ output voltage has an output impedance of $100k\Omega$ and is pulled to ground with a $100k\Omega$ resistor when INP is low. ### V<sub>CC</sub> Power Power for the MOSFET driver and internal circuitry is derived from the $V_{CC}$ pin. The $V_{CC}$ pin voltage is generated from an internal P-channel LDO connected to $V_{IN}$ . $V_{CC}$ can also be overdriven from a high efficiency external source for high frequency switching applications that require higher power delivered to external MOSFET. $V_{CC}$ should never be driven higher than $V_{IN}$ or permanent damage to the LTC7000/LTC7000-1 could occur. ### **OPERATION** (Refer to Block Diagram) ### **Internal Charge Pump** The LTC7000/LTC7000-1 contains an internal charge pump that enables the MOSFET gate drive to have 100% duty cycle. The charge pump regulates the BST-TS voltage to 12V reducing external power losses associated with external MOSFET on-resistance. The charge pump uses the higher voltage of TS or $V_{CC}$ as the source for the charge. ### Start-Up and Shutdown If the voltage on the RUN pin (LTC7000 only) is less than 0.7V, the LTC7000 enters a shutdown mode in which all internal circuitry is disabled, reducing the DC supply current to approximately 1µA. When the voltage on the RUN pin exceeds 0.7V, the internal LDO connected to $V_{IN}$ is enabled and regulates $V_{CC}$ to 10V. At $V_{IN}$ voltages less than 10V, the LDO will operate in drop-out and $V_{CC}$ will follow $V_{IN}$ . When the voltage on the RUN pin exceeds 1.21V, the input circuitry is enabled allowing TGUP and TGDN to be driven high with respect to TS. The LTC7000-1 does not include the RUN pin. The internal LDO connected to $V_{IN}$ and the input circuitry for the LTC7000-1 become enabled when $V_{IN}$ is higher than 3.5V. ### **Protection Circuitry** When using the LTC7000/LTC7000-1, care must be taken not to exceed any of the ratings specified in the Absolute Maximum Ratings section. As an added safeguard, the LTC7000/LTC7000-1 incorporates an overtemperature shutdown feature. If the junction temperature reaches approximately 180°C, the LTC7000/LTC7000-1 will enter thermal shutdown mode and TGDN will be pulled to TS. After the part has cooled below 160°C, TGDN will be allowed to go back high. The overtemperature level is not production tested. The LTC7000/LTC7000-1 is guaranteed to start a temperatures below 150°C. The LTC7000/LTC7000-1 additionally implements protection features which prohibit TGUP being pulled to BST when $V_{IN},\,V_{CC}$ or $(V_{BST}-V_{TS})$ are not within proper operating ranges. By using a resistive divider from $V_{IN}$ to ground (LTC7000 only), the RUN and OVLO pins can serve as a precise input supply overvoltage/undervoltage lockouts. TGDN is pulled to TS when either RUN falls below 1.11V or OVLO rises above 1.21V, which can be configured to limit switching to a specific range on input supply voltages. Furthermore, if $V_{IN}$ falls below 3.5V, an internal undervoltage detector pulls TGDN to TS. $V_{CC}$ contains an undervoltage lockout feature that will pull TGDN to TS and is configured by the $V_{CCUV}$ pin. If $V_{CCUV}$ is open, TGDN is pulled to TS until $V_{CC}$ is greater than 7.0V. By using a resistor from $V_{CCUV}$ to ground, the rising undervoltage lockout on $V_{CC}$ can be adjusted from 3.5V to 10.5V. An additional internal undervoltage lockout is included that will pull TGDN to TS when the floating voltage from BST to TS is less than 3.1V (typical). ### **Input Stage** The LTC7000/LTC7000-1 employs CMOS compatible input thresholds that allow a low voltage digital signal connected to INP to drive standard power MOSFETs. The LTC7000/LTC7000-1 contains an internal voltage regulator which biases the input buffer connected to INP allowing the input thresholds ( $V_{IH} = 2.0V$ , $V_{IL} = 1.6V$ ) to be independent of variations in $V_{CC}$ . The 400mV hysteresis between $V_{IH}$ and $V_{IL}$ eliminates false triggering due to noise events. However, care should be taken to keep INP from any noise pickup, especially in high frequency, high voltage applications. INP also contains an internal $1M\Omega$ pull-down resistor to ground, keeping TGDN pulled to TS during startup and other unknown transient events. During shutdown (V<sub>RUN</sub><0.7V) the internal $1M\Omega$ pull-down resistor is disabled and INP becomes high impedance. INP has an Absolute Maximum of -6V to +15V which allows the signal driving INP to have voltage excursions outside the normal power supply and ground range. It is not uncommon for signals routed with long PCB traces and driven with fast rise/fall times to inductively ring to voltages higher than power supply or lower than ground. ### **Output Stage** A simplified version of the LTC7000/LTC7000-1 output stage is shown in Figure 1. The pull-down device is an N-channel MOSFET with a typical $1\Omega$ $R_{DS(0N)}$ and the pull-up device is a P-channel MOSFET with a typical $2.2\Omega$ $R_{DS(0N)}$ . The pull-up and pull-down pins have been separated to allow the turn-on transient to be controlled while maintaining a fast turn-off. The LTC7000/LTC7000-1 powerful output stage ( $1\Omega$ pull-down and $2.2\Omega$ pull-up) minimizes transition losses when driving external MOSFETs and keeps the MOSFET in the state commanded by INP even if high voltage and high frequency transients couple from the power MOSFET back to the driving circuitry. The large gate drive voltage on TGUP and TGDN reduces conduction losses in the external MOSFET because $R_{DS(0N)}$ is inversely proportional to its gate overdrive ( $V_{GS}-V_{TH}$ ). Figure 1. Simplified Output Stage ### SNS+ and SNS- Pins SNS<sup>+</sup> and SNS<sup>-</sup> are the inputs to the high side current comparator and current monitor. The common mode operational voltage range for these pins is 3.5V to 150V independent of any other voltages. SNS+ also provides power to the current comparator and current monitor and draws approximately 21µA when not shut down and INP is high. SNS<sup>-</sup> draws a bias current of approximately 4μA when not shut down and INP is high. When SNS+ is less than 3.2V typical (3.5V minimum), a fault condition occurs and the adjustable fault timer is enabled with the same behavior as an overcurrent fault. Normally the SNS pins are connected to the drain side of the external MOSFET. However, the SNS pins can be connected to the source side of the external MOSFET as long as the source voltage rises above 3.5V before the Fault Timer expires. See Fault Timer and Fault Flag section. ### I<sub>SET</sub> Pin (LTC7000 Only) The current comparator has an adjustable threshold voltage, $\Delta V_{TH}$ , of 20mV to 75mV and is set by placing a resistor to ground on the $I_{SET}$ pin. The $I_{SET}$ pin is biased with an internal 10µA current source. Floating $I_{SET}$ enables the current comparator to have an accurate 30mV threshold voltage which allows for lower value sense resistors and reduces the external power dissipation. By placing a 40k $\Omega$ to 150k $\Omega$ resistor between $I_{SET}$ and ground, the sense threshold voltage can be programmed 7000fa to values between 20mV and 75mV. The value of resistor for a particular sense threshold voltage can be selected using Figure 2 or the following equation: $$R_{ISET} = \frac{\Delta V_{TH}}{0.5 \mu A}$$ Where $20mV < \Delta V_{TH} < 75mV$ . Figure 2. R<sub>ISET</sub> Selection Optional filtering can be placed in series with the SNS<sup>-</sup> pin as shown in Figure 3. Note that the SNS<sup>-</sup> pin takes $4\mu A$ of bias current which will affect the current sense and current monitoring functions. The value of $R_{FLT}$ needs to be less than $250\Omega$ to keep current sensing error less than 1mV due to the bias current associated with SNS<sup>-</sup> pin. Figure 3. Sense Pins Filtering ### **Fault Timer and Fault Flag** The LTC7000/LTC7000-1 includes an adjustable fault timer. Connecting a capacitor from the TIMER pin to ground sets the delay period before the external MOSFET is turned off during an overcurrent fault condition. The same capacitor also sets the cooldown period before the external MOSFET is allowed to turn back on. Once a fault condition is detected, a $100\mu A$ current charges the TIMER pin. When the voltage on the TIMER pin reaches 1.3V, the FAULT pin pulls low to indicate the detection of a fault condition and provide warning of an impending power loss. After the TIMER voltage crosses the 1.4V threshold, TGDN is immediately pulled to TS turning off the external MOSFET. The on-time of the external MOSFET, $T_{OVER\_CURRENT}$ , during an overcurrent event is given by the following equation: $$T_{OVER\_CURRENT} = \frac{1.4V \bullet C_{TIMER}}{100\mu A} + 1.5\mu s$$ The warning time, T<sub>WARNING</sub>, generated by an overcurrent event is given by the following equation: $$T_{\text{WARNING}} = \frac{0.1V \cdot C_{\text{TIMER}}}{100\mu\text{A}} + 1.5\mu\text{s}$$ If the overcurrent fault condition disappears before TIMER has reached 1.4V, TIMER is discharged by a 2.5µA current. If TIMER had reached 1.3V (FAULT has gone low) and the overcurrent fault condition disappears, TIMER is discharged with a 2.5µA current and FAULT will be reset when TIMER reaches 0.4V. The on-time and warning times are shown graphically in Figure 4. Figure 4. Fault Timer Trip Points ### Cooldown Period and Restart As soon as TIMER reaches 1.4V, TGDN is pulled to TS in an overcurrent fault condition and the TIMER pin starts discharging with a $2.5\mu A$ current. When TIMER reaches 0.4V, TIMER charges with a $2.5\mu A$ current. When TIMER reaches 1.4V, it starts discharging again with a $2.5\mu A$ current. This pattern repeats 32 times to form a long cooldown timer period ( $T_{COOL}$ DOWN) before retry (Figure 5). If INP is cycled low, TGDN will be pulled to TS and TIMER will be pulled low with an internal $100k\Omega$ resistor. If INP is cycled low during the cooldown period, the timer counter will be reset. If INP then goes high, TGUP will pulled to BST and the fault timer will be reactivated with the TIMER voltage starting from it's current value. At the end of the cooldown period (when TIMER drops below 0.4V for the 32nd time), the LTC7000/LTC7000-1 retries, pulling TGUP to BST and turning on the external MOSFET. The FAULT pin will then go to a high impedance state. The total cooldown timer period is given by: $$T_{COOL\_DOWN} = \frac{63 \cdot 1.0 \text{V} \cdot C_{TIMER}}{2.5 \mu A}$$ The retry duty cycle in percent is to a first order independent of $C_T$ and is defined by: $$D = \frac{100 \bullet T_{OVER\_CURRENT}}{T_{OVER\_CURRENT} + T_{COOL\_DOWN}}$$ To defeat the automatic retry, place a $100k\Omega$ resistor in parallel with the TIMER capacitor. Note that the time to turn off from an overcurrent fault will be increased by 7% and the FAULT pin will remain low indicating a fault has occurred. To get the LTC7000/LTC7000-1 to retry and to clear the fault flag the INP signal needs to cycle low then back high. Typical turn-off times and cooldown periods for some standard value timer capacitors are shown Table 1: **Table 1. Fault Time for Typical Capacitors** | C <sub>TIMER</sub> (nF) | T <sub>OVER_CURRENT</sub> (μs) | T <sub>COOL_DOWN</sub> (s) | Retry Duty Cycle | |-------------------------|--------------------------------|----------------------------|------------------| | <0.1 | ~3 | 0.0005 | ~0.6 | | 1 | 16 | 0.025 | 0.06 | | 10 | 142 | 0.250 | 0.06 | | 100 | 1402 | 2.500 | 0.06 | Figure 5. Auto Retry Cool-Down Timer Cycle Figure 6. Auto Retry with INP Cycling Low ### Fast Turn-Off Mode If the TIMER pin is connected to $V_{CC}$ or any other supply greater than 3.5V (abs max 15V), an overcurrent event will immediately pull TGDN to TS and the LTC7000/LTC7000-1 will remain there until the INP signal has cycled low and then back high. In fast turn-off mode, the typical delay from a $\Delta V_{SNS}$ overcurrent step to TG going low is around 70ns, so very fast short-circuit events can be detected. Also, when the TIMER pin is connected to a voltage greater than 3.5V, the FAULT signal is redefined to be the inverse state of the high side pull-up ( $V_{TGUP} - V_{TS}$ ). The FAULT signal can be used in this application as low-voltage digital information that has been level shifted down from the high side MOSFET. An application for this could include using this signal to wait until $V_{TGUP} - V_{TS}$ has gone low before turning on a redundant power MOSFET. ### High Side Current Monitor Output (LTC7000 Only) The LTC7000 contains a high side current monitor output. The high side differential voltage sensed across the SNS<sup>+</sup> and SNS<sup>-</sup> pins ( $\Delta V_{SNS}$ ) is multiplied by 20 and ground referenced on the I<sub>MON</sub> pin which makes it suitable for monitoring and regulating the MOSFET current. The working range of I<sub>MON</sub> is 0V to 1.5V as $\Delta V_{SNS}$ varies from 0mV to 75mV. The I<sub>MON</sub> pin is a voltage output whose nominal output impedance is $100k\Omega$ and should not be resistively loaded. The current monitor output is only available if the INP signal is high, otherwise the I<sub>MON</sub> pin is pulled to ground. A block diagram of the I<sub>MON</sub> circuit is shown in Figure 7. The gm of the transimpedance amplifier tracks the $100k\Omega$ internal resistor to ground which makes variations over process minimal. Figure 7. I<sub>MON</sub> Block diagram # RUN Pin and External Input Overvoltage/Undervoltage Lockout (LTC7000 Only) The RUN pin has two different threshold voltage levels. Pulling RUN below 0.7V puts the LTC7000 into a low quiescent current shutdown mode ( $I_Q \sim 1\mu A$ ). When the RUN pin is greater than 1.20V, the part is enabled. Figure 8 shows examples of configurations for driving the RUN pin from logic. The RUN and OVLO pins can alternatively be configured as precise undervoltage (UVLO) and overvoltage (OVLO) lockouts on the $V_{IN}$ supply with a resistive divider from $V_{IN}$ to ground. A simple resistive divider can be used as shown in Figure 9 to meet specific $V_{IN}$ voltage requirements. When RUN or OVLO is greater than 1.2V, TGDN will be pulled to TS and the external MOSFET will be turned off. Figure 8. RUN Pin Interface to Logic Figure 9. Adjustable UV and OV Lockout The current that flows through the R3 – R4 – R5 divider will directly add to the shutdown, sleep and active current of the LTC7000, and care should be taken to minimize the impact of this current on the overall current used by the application circuit. Resistor values in the megaohm range may be required to keep the impact of the quiescent shutdown and sleep currents low. To pick resistor values, the sum total of R3 + R4 + R5 (R<sub>TOTAL</sub>) should be chosen first based on the allowable DC current that can be drawn from $V_{IN}$ . The individual values of R3, R4 and R5 can then be calculated from the following equations: $$R5 = R_{TOTAL} \bullet \frac{1.21V}{\text{Rising V}_{IN} \text{ OVLO Threshold}}$$ $$R4 = R_{TOTAL} \bullet \frac{1.21V}{\text{Rising V}_{IN} \text{ UVLO Threshold}} - R5$$ $$R3 = R_{TOTAL} - R5 - R4$$ For applications that do not need a precise external OVLO the OVLO pin is required to be tied directly to ground. The RUN pin in this type of application can be used as an external UVLO using the above equations with $R5 = 0\Omega$ . Similarly, for applications that do not require a precise UVLO, the RUN pin can be tied to $V_{IN}$ . In this configuration, the UVLO threshold is limited by the internal $V_{IN}$ UVLO thresholds as shown in the Electrical Characteristics table. The resistor values for the OVLO can be computed using the above equations with R3 = $0\Omega$ . Be aware that the OVLO pin cannot be allowed to exceed its absolute maximum rating of 6V. To keep the voltage on the OVLO pin from exceeding 6V, the following relationship should be satisfied: $$V_{IN(MAX)} \bullet \left(\frac{R5}{R3 + R4 + R5}\right) < 6V$$ If the $V_{\text{IN}(\text{MAX})}$ relationship for the OVLO pin cannot be satisfied, an external 5V Zener diode should also be placed from OVLO to ground in addition to any lockout setting resistors. ### **Bootstrapped Supply (BST-TS)** An external bootstrapped capacitor, CB, connected between BST and TS supplies the gate drive voltage for the MOSFET driver. The LTC7000/LTC7000-1 keeps the BST-TS supply charged with an internal charge pump, allowing for duty cycles up to 100%. When the high side external MOSFET is to be turned on, the driver places the C<sub>B</sub> voltage across the gate-source of the MOSFET. This enhances the high side MOSFET and turns it on. The source of the MOSFET, TS, rises to V<sub>IN</sub> and the BST pin follows. With the high side MOSFET on, the BST voltage is above the input supply; $V_{BST} = V_{IN} + 12V$ . The boost capacitor, C<sub>B</sub>, supplies the charge to turn on the external MOSFET and needs to have at least 10 times the charge to turn on the external MOSFET fully. The charge to turn on the external MOSFET is referred to gate charge, Q<sub>G</sub>, and is typically specified in the external MOSFET data sheet. Gate charge can range from 5nC to hundreds of nCs and is influenced by the gate drive level and the type of external MOSFET used. For most applications, a capacitor value of $0.1\mu F$ for $C_B$ will be sufficient. However, the following relationship for $C_B$ should be maintained: $$C_B > \frac{10 \cdot \text{External MOSFET Q}_G}{1V}$$ The internal charge pump that charges the BST-TS supply outputs approximately 30µA to the BST pin. If the time to charge the external bootstrapped capacitor, $C_B$ from initial power-up with the internal charge pump is not sufficient for the application, a low reverse leakage external silicon diode, D1, with a reverse voltage rating greater than $V_{IN}$ connected between $V_{CC}$ and BST should be used as shown in Figure 10. An external silicon diode between $V_{CC}$ and BST should be used if the following relationship cannot be met: BST diode required if power-up to INP going high $$< \frac{C_{BST} \cdot 12V}{30\mu A} \approx 40 ms$$ Figure 10. External BST Diode Another reason to use an external silicon diode between $V_{CC}$ and BST is if the external MOSFET is switched at a frequency so high that the BST-TS supply collapses. An external silicon diode between $V_{CC}$ and BST should be used if the following relationship cannot be met: BST diode required if switching frequency $$> \frac{30\mu\text{A}}{2 \cdot \text{MOSFET Q}_G} \approx 500\text{Hz}$$ A Schottky diode should not be used between $V_{CC}$ and BST, as the reverse leakage of the Schottky diode at hot will be more current than the charge pump can overcome. Some example silicon diodes with low leakage include: - MMBD1501A Fairchild Semiconductor - CMPD3003 Central Semiconductor ### V<sub>CC</sub> Generation The $V_{CC}$ pin provides the power for the MOSFET gate drivers and internal circuitry. The LTC7000/LTC7000-1 features an internal P-channel low dropout regulator (LDO) that can supply power at $V_{CC}$ from the $V_{IN}$ supply pin or $V_{CC}$ can be driven from an external power supply. If the internal P-channel LDO is used to power $V_{CC}$ , it must have a minimum 1.0µF low ESR ceramic capacitor to ensure stability and should not be connected to any other circuitry other than optionally biasing some pins on the LTC7000/LTC7000-1 (FAULT, INP or TIMER). If the internal P-channel LDO is used to power $V_{CC}$ and an external silicon diode is used between $V_{CC}$ and BST, care must be taken not to switch an external MOSFET at too high a frequency that can collapse the internal LDO. The internal LDO can only supply 1mA with a 200mV drop-out. In order to keep the internal LDO supply from collapsing when an external silicon diode is used from $V_{CC}$ to BST, the following relationship should be maintained: Maximum switching frequency with internal LDO $$< \frac{1mA}{2 \cdot MOSFET Q_G} \approx 20kHz$$ For higher gate charge applications, an external silicon diode between $V_{CC}$ and BST should be used and $V_{CC}$ can be driven from a high efficiency external supply. $V_{CC}$ should never be driven higher than $V_{IN}$ or permanent damage to the LTC7000/LTC7000-1 could occur. ### **V<sub>CC</sub>** Undervoltage Comparator The LTC7000/LTC7000-1 contains an adjustable undervoltage lockout (UVLO) on the $V_{CC}$ voltage that pulls TGDN to TS and can be easily programmed using a resistor (R\_{VCCUV}) between the $V_{CCUV}$ pin and ground. The voltage generated on $V_{CCUV}$ by $R_{VCCUV}$ and the internal 10µA current source set the $V_{CC}$ UVLO. The rising $V_{CC}$ UVLO is internally limited within the range of 3.5V and 10.5V. If $V_{CCUV}$ is open the rising $V_{CC}$ UVLO is set internally to 7.0V. The typical value of resistor for a particular rising $V_{CC}$ UVLO can be selected using Figure 11 or the following equation: $$R_{VCCUV} = \frac{Rising V_{CC} UVLO}{70uA}$$ 7000f Where $3.5V < Rising V_{CC} UVLO < 10.5V$ . Figure 11. V<sub>CCUV</sub> Resistor Selection ### **MOSFET Selection** The most important parameters in high voltage applications for MOSFET selection are the breakdown voltage $BV_{DSS}$ , on-resistance $R_{DS(ON)}$ and the safe operating area, SOA. The MOSFET, when off, will see the full input range of the input power supply plus any additional ringing than can occur when driving inductive loads. External conduction losses are minimized when using low $R_{DS(0N)}$ MOSFETs. Since many high voltage MOSFETs have higher threshold voltages (typical $V_{TH} \geq 5V$ ) and $R_{DS(0N)}$ is directly related to the ( $V_{GS}$ – $V_{TH}$ ) of the MOSFET, the LTC7000/LTC7000-1 maximum gate drive of greater than 10V makes it an ideal solution to minimize external conduction losses associated with external high voltage MOSFETs. SOA is specified in Typical Characteristic curves in power N-channel MOSFET data sheets. The SOA curves show the relationship between the voltages and current allowed in a timed operation of a power MOSFET without causing damage to the MOSFET. The overcurrent trip point ( $R_{SNS}$ and $R_{ISET}$ ) of the LTC7000/LTC7000-1 and TIMER capacitor should be chosen to stay within the SOA region of the MOSFET selected for the application. ### **Limiting Inrush Current During Turn-On** Driving large capacitive loads such as complex electrical systems with large bypass capacitors should be powered using the circuit shown in Figure 12. The pull-up gate drive to the power MOSFET from TGUP is passed through an RC delay network, R<sub>G</sub> and C<sub>G</sub>, which greatly reduces the turn-on ramp rate of the MOSFET. Since the MOSFET source voltage follows the gate voltage, the load is powered smoothly from ground. This dramatically reduces the inrush current from the source supply and reduces the transient ramp rate of the load allowing for slower activation of sensitive electrical loads. The turn-off of the MOSFET is not affected by the R<sub>C</sub> delay network as the pull-down for the MOSFET gate is directly from the TGDN pin. Note that the voltage rating on capacitor C<sub>G</sub> needs to be the same or higher than the external MOSFET and CLOAD. Adding $C_G$ to the gate of the external MOSFET can cause high frequency oscillation. A low power, low ohmic value resistor (10 $\Omega$ ) should be placed in series with $C_G$ to dampen the oscillations as shown in Figure 12 whenever $C_G$ is used in an application. Alternatively, the low ohmic value resistor can be placed in series with the gate of the external MOSFET. Figure 12. Powering Large Capacitive Loads The values for $R_G$ and $C_G$ to limit the inrush current can be calculated from the below equation: $$I_{\text{IN}_{\text{RUSH}}} \cong \frac{0.7 \cdot 12 \text{V} \cdot \text{C}_{\text{LOAD}}}{\text{R}_{\text{G}} \cdot \text{C}_{\text{G}}}$$ 7000fa For the values shown in Figure 12 the inrush current will be: $$I_{\text{IN\_RUSH}} \approx \frac{0.7 \cdot 12 \text{V} \cdot 100 \mu\text{F}}{100 \text{k}\Omega \cdot 0.047 \mu\text{F}} \approx 180 \text{mA}$$ Correspondingly, the ramp rate at the load for the circuit in Figure 12 is approximately: $$\frac{\Delta V_{LOAD}}{\Delta T} \approx \frac{0.7 \cdot 12V}{R_G \cdot C_G} \approx 2V/ms$$ When $C_G$ is added to the circuit in Figure 12, the value of the bootstrap capacitor, $C_B$ , must be increased to be able to supply the charge to both to MOSFET gate and capacitor $C_G$ . The relationship for $C_B$ that needs to be maintained when $C_G$ is used is given by: $$C_B > \frac{10 \cdot MOSFET Q_G}{1V} + 10 \cdot C_G$$ ### **Optional Schottky Diode Usage on TS** When turning off a power MOSFET that is connected to an inductive load (inductor, long wire or complex load), the TS pin can be pulled below ground until the current in the inductive load has completely discharged. The TS pin is tolerant of voltages down to –6V, however, an optional Schottky diode with a voltage rating at least as high as the load voltage should be connected between TS and ground to prevent discharging the load through the TS pin of the LTC7000/LTC7000-1. See Figure 13. Figure 13. Optional Schottky Diode Usage ### **Reverse Input Protection** To protect the load from discharging back into $V_{IN}$ when the external MOSFET is off and the $V_{IN}$ voltage drops below the load voltage, two external N-channel MOSFETs should be used and must be configured in a back-to-back arrangement as shown in Figure 14. Dual N-channel packages such as the Vishay/Siliconix Si7956DP are a good choice for space saving designs. Figure 14. Protecting Load from Voltage Drops on V<sub>IN</sub> ### **Design Example** As a design example, consider a fast power supply switch with the following specifications: $V_{IN} = V_{LOAD} = 8V$ to 135V, $I_{LOAD} = 3A$ , Insertion Loss < 0.5W at room temp with maximum load, output rise time with a 1µF load is 1V/µs (1A inrush current) and a shorted load should immediately turn off the MOSFET. The first item to select is the N-channel MOSFET. The IRF7815PBF is selected because it has sufficient breakdown voltage (BV<sub>DSS\_MIN</sub> = 150V), sufficient continuous current rating for a 3A load (I<sub>D\_MAX</sub> = 4.1A) and the on-resistance is low enough (R<sub>DS(ON)\_MAX</sub> = 43m $\Omega$ ) to be able to meet the power loss specification. Examining the MOSFET data sheet, the $V_{GS}$ vs $R_{DS(ON)}$ typical performance curve shows a sharp increase in $R_{DS(ON)}$ as the MOSFET $V_{GS}$ gets below 8.0V. Since the default $V_{CC}$ UVLO is 7.0V, a resistor ( $R_{VCCUV}$ ) should be placed between $V_{CCUV}$ and ground to increase the $V_{CC}$ UVLO to 8.0V. The value of R<sub>VCCUV</sub> is calculated and rounded to the nearest standard value as follows: $$R_{VCCUV} = \frac{8.0V}{70\mu A} = 113k\Omega$$ The value of the current sense resistor, $R_{SNS}$ is calculated next. The LTC7000-1 has a fixed current sense threshold, $\Delta V_{TH},$ of 30mV typical and 22mV minimum. To provide a minimum 3A load current, the minimum specified $\Delta V_{TH}=22mV$ should be used for the $R_{SNS}$ calculation below: $$R_{SNS} = \frac{22mV}{3A} = 7.3m\Omega$$ The closest standard value is $7m\Omega$ . The power dissipation of $R_{SNS}$ is 63mW so choose a power rating of greater than 0.25W to provide adequate margin. The next item to check is to make sure the insertion loss specification is satisfied. The insertion loss is given by: $$P_{LOSS} = I_{LOAD}^{2} \cdot (R_{DS(ON)(MAX)} + R_{SNS})$$ = $3A^{2} \cdot (0.043\Omega + 0.007\Omega) = 0.45W$ Which meets the design specification of less than 0.5W. The fast output slew rate specification of $1V/\mu s$ into a $1\mu F$ load can be met by placing a resistor, $R_G$ , in series with the TGUP pin to the MOSFET gate, as well as connecting TGDN and a capacitor, $C_G$ , to ground on the MOSFET gate. The values of $R_G$ and $T_G$ can be calculated from the following expression: $$R_G \bullet C_G \cong \frac{0.7 \bullet 12V}{1V/\mu s} = 8.4\mu s$$ $C_G$ needs to have a voltage rating as high as the BV<sub>DSS</sub> of the MOSFET. A good choice for $C_G$ is the AVX 06032C471KAT2A which has a value of 470pF and a voltage rating of 200V. $R_G$ is then calculated to be 17.8k $\Omega$ . The bootstrap capacitor $C_B$ can be calculated from the gate charge as specified in the MOSFET data sheet and $C_G$ as follows: $$C_B > \frac{10 \cdot Q_G}{1V} + 10 \cdot C_G = \frac{10 \cdot 30nC}{1V} + 10 \cdot 470pF$$ $\approx 0.33\mu F$ To meet the short-circuit specification, the TIMER pin should be connected to $V_{CC}$ to enable immediate turn-off (approximately 70ns) of the MOSFET in the case of an overcurrent condition. If an overcurrent condition turns off the MOSFET, it will not turn back on until the INP pin has cycled low then back high. The complete circuit is shown in Figure 15. ### **PC Board Layout Considerations** - Solder the exposed pad on the backside of the LTC7000/ LTC7000-1 packages directly to the ground plane of the board. - 2. Kelvin connect current sense resistor. - Limit the resistance of the TS trace, by making it short and wide. - 4. C<sub>R</sub> needs to be close to chip. - Always include an option in the PC board layout to place a resistor in series with the gate of any external MOSFET. High frequency oscillations are design dependent and having the option to add a series dampening resistor can save a design iteration of the PC board. ### Pin Creepage and Clearance In some higher voltage applications, the MSE16 package may not provide sufficient PC board trace clearance between high and low voltage pins. In applications where clearance is required, the LTC7000-1 in the MSE16(12) package can be used. The MSE16(12) package has removed pins between all the adjacent high voltage and low voltage pins, providing 0.657mm clearance, which will be sufficient for most applications. For more information, refer to the printed circuit board design standards described in IPC-2221 (www.ipc.org). ### TYPICAL APPLICATIONS ### Protected Redundant Supply Switchover with Shoot Through Protection ### TYPICAL APPLICATIONS High Side Switch with Input Overvoltage and Overcurrent Protection High Side Switch with Overcurrent Protection and Fault Latchoff ### TYPICAL APPLICATIONS ### **Average Current Trip** High Side Switch with Auto-Retry, Inrush Control and OVLO ### PACKAGE DESCRIPTION Please refer to http://www.linear.com/product/LTC7000#packaging for the most recent package drawings. ### **MSE Package** 16-Lead Plastic MSOP, Exposed Die Pad (Reference LTC DWG # 05-08-1667 Rev F) - MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE - 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE - 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX - 6. EXPOSED PAD DIMENSION DOES INCLUDE MOLD FLASH. MOLD FLASH ON E-PAD SHALL NOT EXCEED 0.254mm (.010") PER SIDE. ### PACKAGE DESCRIPTION Please refer to http://www.linear.com/product/LTC7000#packaging for the most recent package drawings. # MSE Package Variation: MSE16 (12) 16-Lead Plastic MSOP with 4 Pins Removed Exposed Die Pad (Reference LTC DWG # 05-08-1871 Rev D) 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS. NOT EXCEED 0.254mm (.010") PER SIDE. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX 6. EXPOSED PAD DIMENSION DOES INCLUDE MOLD FLASH. MOLD FLASH ON E-PAD SHALL # **REVISION HISTORY** | REV | DATE | DESCRIPTION | PAGE NUMBER | |-----|-------|-------------------------------------------------------------------------------------|-------------| | Α | 07/17 | Updated pin descriptions. | 7 | | | | Modified Block Diagram. | 8 | | | | Inserted paragraph. | 11, 13 | | | | Modified equations. | 13 | | | | Changed from 3.3V to 3.5V in Fast Turn-Off Mode paragraph, updated Table 1 numbers. | 14 | | | | Changed to Zener from Schottky diode. | 15 | | | | Schematic clarification. | 22, 23 | ### TYPICAL APPLICATION ### **Protected Motor Driver** # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | LTC7001 | Fast 150V High Side NMOS Static<br>Switch Driver | 3.5V to 150V Operation, $I_Q$ = 35 $\mu$ A, Turn-On ( $C_L$ = 1nF) = 35ns, Internal Charge Pump | | LTC4440/LTC4440-5/<br>LTC4440A-5 | High Speed, High Voltage High Side<br>Gate Driver | Up to 100V Supply Voltage, $8V \le V_{CC} \le 15V$ , 2.4A Peak Pull-Up/1.5 $\Omega$ Peak Pull-Down | | LTC7138 | High Efficiency, 150V 250mA/400mA Synchronous<br>Step-Down Regulator | Integrated Power MOSFETs, $4V \le V_{IN} \le 150V$ , $0.8V \le V_{OUT} \le V_{IN}$ , $I_Q = 12\mu A$ , MSOP-16 (12) | | LTC7103 | 105V, 2.3A Low EMI Synchronous Step-Down Regulator | $4.4V \le V_{IN} \le 105V,~1V \le V_{OUT} \le V_{IN},~I_Q = 2\mu A$ Fixed Frequency 200kHz to 2MHz, 5mm x 6mm QFN | | LTC7801 | 150V Low I <sub>Q</sub> , Synchronous Step-Down DC/DC Controller | $4V \le V_{IN} \le 140V,~150V$ abs max, $0.8V \le V_{OUT} \le 60V,~I_Q = 40 \mu A,~PLL$ Fixed Frequency 320kHz to 2.25MHz | | | | 8V to 48V Operation, $\Delta V_{SNS}$ = 65mV, $I_Q$ = 110 $\mu$ A, Turn-On ( $C_L$ = 1nF) = 220 $\mu$ s, Internal Charge Pump | | LTC4367 | 100V Overvoltage, Undervoltage and Reverse Supply Protection $2.5V \le V_{\text{IN}} \le 60V$ , $V_{\text{OUT}}$ Protection Up to 100V, Reverse Protection to $-40V$ , MSOP-8, 3mm $\times$ 3mm DFN-8 | | | LTC4368 | 100V Overvoltage, Undervoltage and Revernse Protection<br>Controller with Bidirectional Circuit Breaker | $2.5V \le V_{IN} \le 60V$ , $V_{OUT}$ Protection Up to 100V, Reverse Protection to $-40V$ , MSOP-8, 3mm $\times$ 3mm DFN-8 | | LTC4364 | Surge Stopper with Ideal Diode | 4V to 80V Operation, $\Delta V_{SNS}$ = 50mV, $I_Q$ = 425 $\mu$ A, Turn-On ( $C_L$ = 1nF) = 500 $\mu$ s, Internal Charge Pump | | LTC7860 | High Efficiency Switching Surge Stopper | 4V to 60V Operation, $\Delta V_{SNS}$ = 95mV, $I_Q$ = 370 $\mu$ A, PMOS Driver | | LTC4231 Micropower Hot Swap Controller | | 2.7V to 36V Operation, $\Delta V_{SNS}$ = 50mV, $I_Q$ = 4 $\mu$ A, Turn-On ( $C_L$ = 1nF) = 1ms, Internal Charge Pump | | | | PLL Fixed Frequency 50kHz to 900kHz, $4V \le V_{IN} \le 140V$ , $0.8V \le V_{OUT} \le 60V$ , $I_Q = 40\mu A$ | | LTC4380 | Low Quiescent Current Surge Stopper | 4V to 80V Operation, $\Delta V_{SNS}$ = 50mV, $I_Q$ = 8 $\mu$ A, Turn-On = 5ms, Internal Charge Pump | | LTC3639 | High Efficiency, 150V 100mA Synchronous Step-Down<br>Regulator | Integrated Power MOSFETs, $4V \le V_{IN} \le 150V$ , $0.8V \le V_{OUT} \le V_{IN}$ , $I_Q = 12\mu A$ , MSOP-16(12) |